1025514baSAnson Huang /* 2025514baSAnson Huang * Copyright 2019 NXP 3025514baSAnson Huang * 4025514baSAnson Huang * SPDX-License-Identifier: BSD-3-Clause 5025514baSAnson Huang */ 6025514baSAnson Huang 7025514baSAnson Huang #include <stdlib.h> 8025514baSAnson Huang #include <stdint.h> 96e756f6dSAmbroise Vincent #include <services/std_svc.h> 10760f7941SAnson Huang #include <string.h> 11025514baSAnson Huang #include <platform_def.h> 12025514baSAnson Huang #include <common/debug.h> 13025514baSAnson Huang #include <common/runtime_svc.h> 14025514baSAnson Huang #include <imx_sip_svc.h> 15025514baSAnson Huang #include <sci/sci.h> 16025514baSAnson Huang 17*950d05f7SLeonard Crestez #if defined(PLAT_IMX8QM) || defined(PLAT_IMX8QX) 18*950d05f7SLeonard Crestez 19d3996c59SAnson Huang #ifdef PLAT_IMX8QM 20d3996c59SAnson Huang const static int ap_cluster_index[PLATFORM_CLUSTER_COUNT] = { 21d3996c59SAnson Huang SC_R_A53, SC_R_A72, 22d3996c59SAnson Huang }; 23d3996c59SAnson Huang #endif 24d3996c59SAnson Huang 25025514baSAnson Huang static int imx_srtc_set_time(uint32_t year_mon, 26025514baSAnson Huang unsigned long day_hour, 27025514baSAnson Huang unsigned long min_sec) 28025514baSAnson Huang { 29025514baSAnson Huang return sc_timer_set_rtc_time(ipc_handle, 30025514baSAnson Huang year_mon >> 16, year_mon & 0xffff, 31025514baSAnson Huang day_hour >> 16, day_hour & 0xffff, 32025514baSAnson Huang min_sec >> 16, min_sec & 0xffff); 33025514baSAnson Huang } 34025514baSAnson Huang 35025514baSAnson Huang int imx_srtc_handler(uint32_t smc_fid, 36025514baSAnson Huang void *handle, 37025514baSAnson Huang u_register_t x1, 38025514baSAnson Huang u_register_t x2, 39025514baSAnson Huang u_register_t x3, 40025514baSAnson Huang u_register_t x4) 41025514baSAnson Huang { 42025514baSAnson Huang int ret; 43025514baSAnson Huang 44025514baSAnson Huang switch (x1) { 45025514baSAnson Huang case IMX_SIP_SRTC_SET_TIME: 46025514baSAnson Huang ret = imx_srtc_set_time(x2, x3, x4); 47025514baSAnson Huang break; 48025514baSAnson Huang default: 49025514baSAnson Huang ret = SMC_UNK; 50025514baSAnson Huang } 51025514baSAnson Huang 52025514baSAnson Huang SMC_RET1(handle, ret); 53025514baSAnson Huang } 54d3996c59SAnson Huang 55d3996c59SAnson Huang static void imx_cpufreq_set_target(uint32_t cluster_id, unsigned long freq) 56d3996c59SAnson Huang { 57d3996c59SAnson Huang sc_pm_clock_rate_t rate = (sc_pm_clock_rate_t)freq; 58d3996c59SAnson Huang 59d3996c59SAnson Huang #ifdef PLAT_IMX8QM 60d3996c59SAnson Huang sc_pm_set_clock_rate(ipc_handle, ap_cluster_index[cluster_id], SC_PM_CLK_CPU, &rate); 61d3996c59SAnson Huang #endif 62d3996c59SAnson Huang #ifdef PLAT_IMX8QX 63d3996c59SAnson Huang sc_pm_set_clock_rate(ipc_handle, SC_R_A35, SC_PM_CLK_CPU, &rate); 64d3996c59SAnson Huang #endif 65d3996c59SAnson Huang } 66d3996c59SAnson Huang 67d3996c59SAnson Huang int imx_cpufreq_handler(uint32_t smc_fid, 68d3996c59SAnson Huang u_register_t x1, 69d3996c59SAnson Huang u_register_t x2, 70d3996c59SAnson Huang u_register_t x3) 71d3996c59SAnson Huang { 72d3996c59SAnson Huang switch (x1) { 73d3996c59SAnson Huang case IMX_SIP_SET_CPUFREQ: 74d3996c59SAnson Huang imx_cpufreq_set_target(x2, x3); 75d3996c59SAnson Huang break; 76d3996c59SAnson Huang default: 77d3996c59SAnson Huang return SMC_UNK; 78d3996c59SAnson Huang } 79d3996c59SAnson Huang 80d3996c59SAnson Huang return 0; 81d3996c59SAnson Huang } 82ebdbc25bSAnson Huang 83ebdbc25bSAnson Huang static bool wakeup_src_irqsteer; 84ebdbc25bSAnson Huang 85ebdbc25bSAnson Huang bool imx_is_wakeup_src_irqsteer(void) 86ebdbc25bSAnson Huang { 87ebdbc25bSAnson Huang return wakeup_src_irqsteer; 88ebdbc25bSAnson Huang } 89ebdbc25bSAnson Huang 90ebdbc25bSAnson Huang int imx_wakeup_src_handler(uint32_t smc_fid, 91ebdbc25bSAnson Huang u_register_t x1, 92ebdbc25bSAnson Huang u_register_t x2, 93ebdbc25bSAnson Huang u_register_t x3) 94ebdbc25bSAnson Huang { 95ebdbc25bSAnson Huang switch (x1) { 96ebdbc25bSAnson Huang case IMX_SIP_WAKEUP_SRC_IRQSTEER: 97ebdbc25bSAnson Huang wakeup_src_irqsteer = true; 98ebdbc25bSAnson Huang break; 99ebdbc25bSAnson Huang case IMX_SIP_WAKEUP_SRC_SCU: 100ebdbc25bSAnson Huang wakeup_src_irqsteer = false; 101ebdbc25bSAnson Huang break; 102ebdbc25bSAnson Huang default: 103ebdbc25bSAnson Huang return SMC_UNK; 104ebdbc25bSAnson Huang } 105ebdbc25bSAnson Huang 106ebdbc25bSAnson Huang return SMC_OK; 107ebdbc25bSAnson Huang } 108dbfa45e8SAnson Huang 109dbfa45e8SAnson Huang int imx_otp_handler(uint32_t smc_fid, 110dbfa45e8SAnson Huang void *handle, 111dbfa45e8SAnson Huang u_register_t x1, 112dbfa45e8SAnson Huang u_register_t x2) 113dbfa45e8SAnson Huang { 114dbfa45e8SAnson Huang int ret; 115dbfa45e8SAnson Huang uint32_t fuse; 116dbfa45e8SAnson Huang 117dbfa45e8SAnson Huang switch (smc_fid) { 118dbfa45e8SAnson Huang case IMX_SIP_OTP_READ: 119dbfa45e8SAnson Huang ret = sc_misc_otp_fuse_read(ipc_handle, x1, &fuse); 120dbfa45e8SAnson Huang SMC_RET2(handle, ret, fuse); 121dbfa45e8SAnson Huang break; 122dbfa45e8SAnson Huang case IMX_SIP_OTP_WRITE: 123dbfa45e8SAnson Huang ret = sc_misc_otp_fuse_write(ipc_handle, x1, x2); 124dbfa45e8SAnson Huang SMC_RET1(handle, ret); 125dbfa45e8SAnson Huang break; 126dbfa45e8SAnson Huang default: 127dbfa45e8SAnson Huang ret = SMC_UNK; 128dbfa45e8SAnson Huang SMC_RET1(handle, ret); 129dbfa45e8SAnson Huang break; 130dbfa45e8SAnson Huang } 131dbfa45e8SAnson Huang 132dbfa45e8SAnson Huang return ret; 133dbfa45e8SAnson Huang } 134869eebc3SAnson Huang 135869eebc3SAnson Huang int imx_misc_set_temp_handler(uint32_t smc_fid, 136869eebc3SAnson Huang u_register_t x1, 137869eebc3SAnson Huang u_register_t x2, 138869eebc3SAnson Huang u_register_t x3, 139869eebc3SAnson Huang u_register_t x4) 140869eebc3SAnson Huang { 141869eebc3SAnson Huang return sc_misc_set_temp(ipc_handle, x1, x2, x3, x4); 142869eebc3SAnson Huang } 143760f7941SAnson Huang 144*950d05f7SLeonard Crestez #endif /* defined(PLAT_IMX8QM) || defined(PLAT_IMX8QX) */ 145*950d05f7SLeonard Crestez 146760f7941SAnson Huang static uint64_t imx_get_commit_hash(u_register_t x2, 147760f7941SAnson Huang u_register_t x3, 148760f7941SAnson Huang u_register_t x4) 149760f7941SAnson Huang { 150760f7941SAnson Huang /* Parse the version_string */ 151760f7941SAnson Huang char *parse = (char *)version_string; 152760f7941SAnson Huang uint64_t hash = 0; 153760f7941SAnson Huang 154760f7941SAnson Huang do { 155760f7941SAnson Huang parse = strchr(parse, '-'); 156760f7941SAnson Huang if (parse) { 157760f7941SAnson Huang parse += 1; 158760f7941SAnson Huang if (*(parse) == 'g') { 159760f7941SAnson Huang /* Default is 7 hexadecimal digits */ 160760f7941SAnson Huang memcpy((void *)&hash, (void *)(parse + 1), 7); 161760f7941SAnson Huang break; 162760f7941SAnson Huang } 163760f7941SAnson Huang } 164760f7941SAnson Huang 165760f7941SAnson Huang } while (parse != NULL); 166760f7941SAnson Huang 167760f7941SAnson Huang return hash; 168760f7941SAnson Huang } 169760f7941SAnson Huang 170760f7941SAnson Huang uint64_t imx_buildinfo_handler(uint32_t smc_fid, 171760f7941SAnson Huang u_register_t x1, 172760f7941SAnson Huang u_register_t x2, 173760f7941SAnson Huang u_register_t x3, 174760f7941SAnson Huang u_register_t x4) 175760f7941SAnson Huang { 176760f7941SAnson Huang uint64_t ret; 177760f7941SAnson Huang 178760f7941SAnson Huang switch (x1) { 179760f7941SAnson Huang case IMX_SIP_BUILDINFO_GET_COMMITHASH: 180760f7941SAnson Huang ret = imx_get_commit_hash(x2, x3, x4); 181760f7941SAnson Huang break; 182760f7941SAnson Huang default: 183760f7941SAnson Huang return SMC_UNK; 184760f7941SAnson Huang } 185760f7941SAnson Huang 186760f7941SAnson Huang return ret; 187760f7941SAnson Huang } 188