xref: /rk3399_ARM-atf/plat/imx/common/imx_sip_handler.c (revision 869eebc39d193911da43a6a872a41568dd82890d)
1025514baSAnson Huang /*
2025514baSAnson Huang  * Copyright 2019 NXP
3025514baSAnson Huang  *
4025514baSAnson Huang  * SPDX-License-Identifier: BSD-3-Clause
5025514baSAnson Huang  */
6025514baSAnson Huang 
7025514baSAnson Huang #include <stdlib.h>
8025514baSAnson Huang #include <stdint.h>
9025514baSAnson Huang #include <std_svc.h>
10025514baSAnson Huang #include <platform_def.h>
11025514baSAnson Huang #include <common/debug.h>
12025514baSAnson Huang #include <common/runtime_svc.h>
13025514baSAnson Huang #include <imx_sip_svc.h>
14025514baSAnson Huang #include <sci/sci.h>
15025514baSAnson Huang 
16d3996c59SAnson Huang #ifdef PLAT_IMX8QM
17d3996c59SAnson Huang const static int ap_cluster_index[PLATFORM_CLUSTER_COUNT] = {
18d3996c59SAnson Huang 	SC_R_A53, SC_R_A72,
19d3996c59SAnson Huang };
20d3996c59SAnson Huang #endif
21d3996c59SAnson Huang 
22025514baSAnson Huang static int imx_srtc_set_time(uint32_t year_mon,
23025514baSAnson Huang 			unsigned long day_hour,
24025514baSAnson Huang 			unsigned long min_sec)
25025514baSAnson Huang {
26025514baSAnson Huang 	return sc_timer_set_rtc_time(ipc_handle,
27025514baSAnson Huang 		year_mon >> 16, year_mon & 0xffff,
28025514baSAnson Huang 		day_hour >> 16, day_hour & 0xffff,
29025514baSAnson Huang 		min_sec >> 16, min_sec & 0xffff);
30025514baSAnson Huang }
31025514baSAnson Huang 
32025514baSAnson Huang int imx_srtc_handler(uint32_t smc_fid,
33025514baSAnson Huang 		    void *handle,
34025514baSAnson Huang 		    u_register_t x1,
35025514baSAnson Huang 		    u_register_t x2,
36025514baSAnson Huang 		    u_register_t x3,
37025514baSAnson Huang 		    u_register_t x4)
38025514baSAnson Huang {
39025514baSAnson Huang 	int ret;
40025514baSAnson Huang 
41025514baSAnson Huang 	switch (x1) {
42025514baSAnson Huang 	case IMX_SIP_SRTC_SET_TIME:
43025514baSAnson Huang 		ret = imx_srtc_set_time(x2, x3, x4);
44025514baSAnson Huang 		break;
45025514baSAnson Huang 	default:
46025514baSAnson Huang 		ret = SMC_UNK;
47025514baSAnson Huang 	}
48025514baSAnson Huang 
49025514baSAnson Huang 	SMC_RET1(handle, ret);
50025514baSAnson Huang }
51d3996c59SAnson Huang 
52d3996c59SAnson Huang static void imx_cpufreq_set_target(uint32_t cluster_id, unsigned long freq)
53d3996c59SAnson Huang {
54d3996c59SAnson Huang 	sc_pm_clock_rate_t rate = (sc_pm_clock_rate_t)freq;
55d3996c59SAnson Huang 
56d3996c59SAnson Huang #ifdef PLAT_IMX8QM
57d3996c59SAnson Huang 	sc_pm_set_clock_rate(ipc_handle, ap_cluster_index[cluster_id], SC_PM_CLK_CPU, &rate);
58d3996c59SAnson Huang #endif
59d3996c59SAnson Huang #ifdef PLAT_IMX8QX
60d3996c59SAnson Huang 	sc_pm_set_clock_rate(ipc_handle, SC_R_A35, SC_PM_CLK_CPU, &rate);
61d3996c59SAnson Huang #endif
62d3996c59SAnson Huang }
63d3996c59SAnson Huang 
64d3996c59SAnson Huang int imx_cpufreq_handler(uint32_t smc_fid,
65d3996c59SAnson Huang 		    u_register_t x1,
66d3996c59SAnson Huang 		    u_register_t x2,
67d3996c59SAnson Huang 		    u_register_t x3)
68d3996c59SAnson Huang {
69d3996c59SAnson Huang 	switch (x1) {
70d3996c59SAnson Huang 	case IMX_SIP_SET_CPUFREQ:
71d3996c59SAnson Huang 		imx_cpufreq_set_target(x2, x3);
72d3996c59SAnson Huang 		break;
73d3996c59SAnson Huang 	default:
74d3996c59SAnson Huang 		return SMC_UNK;
75d3996c59SAnson Huang 	}
76d3996c59SAnson Huang 
77d3996c59SAnson Huang 	return 0;
78d3996c59SAnson Huang }
79ebdbc25bSAnson Huang 
80ebdbc25bSAnson Huang static bool wakeup_src_irqsteer;
81ebdbc25bSAnson Huang 
82ebdbc25bSAnson Huang bool imx_is_wakeup_src_irqsteer(void)
83ebdbc25bSAnson Huang {
84ebdbc25bSAnson Huang 	return wakeup_src_irqsteer;
85ebdbc25bSAnson Huang }
86ebdbc25bSAnson Huang 
87ebdbc25bSAnson Huang int imx_wakeup_src_handler(uint32_t smc_fid,
88ebdbc25bSAnson Huang 		    u_register_t x1,
89ebdbc25bSAnson Huang 		    u_register_t x2,
90ebdbc25bSAnson Huang 		    u_register_t x3)
91ebdbc25bSAnson Huang {
92ebdbc25bSAnson Huang 	switch (x1) {
93ebdbc25bSAnson Huang 	case IMX_SIP_WAKEUP_SRC_IRQSTEER:
94ebdbc25bSAnson Huang 		wakeup_src_irqsteer = true;
95ebdbc25bSAnson Huang 		break;
96ebdbc25bSAnson Huang 	case IMX_SIP_WAKEUP_SRC_SCU:
97ebdbc25bSAnson Huang 		wakeup_src_irqsteer = false;
98ebdbc25bSAnson Huang 		break;
99ebdbc25bSAnson Huang 	default:
100ebdbc25bSAnson Huang 		return SMC_UNK;
101ebdbc25bSAnson Huang 	}
102ebdbc25bSAnson Huang 
103ebdbc25bSAnson Huang 	return SMC_OK;
104ebdbc25bSAnson Huang }
105dbfa45e8SAnson Huang 
106dbfa45e8SAnson Huang int imx_otp_handler(uint32_t smc_fid,
107dbfa45e8SAnson Huang 		void *handle,
108dbfa45e8SAnson Huang 		u_register_t x1,
109dbfa45e8SAnson Huang 		u_register_t x2)
110dbfa45e8SAnson Huang {
111dbfa45e8SAnson Huang 	int ret;
112dbfa45e8SAnson Huang 	uint32_t fuse;
113dbfa45e8SAnson Huang 
114dbfa45e8SAnson Huang 	switch (smc_fid) {
115dbfa45e8SAnson Huang 	case IMX_SIP_OTP_READ:
116dbfa45e8SAnson Huang 		ret = sc_misc_otp_fuse_read(ipc_handle, x1, &fuse);
117dbfa45e8SAnson Huang 		SMC_RET2(handle, ret, fuse);
118dbfa45e8SAnson Huang 		break;
119dbfa45e8SAnson Huang 	case IMX_SIP_OTP_WRITE:
120dbfa45e8SAnson Huang 		ret = sc_misc_otp_fuse_write(ipc_handle, x1, x2);
121dbfa45e8SAnson Huang 		SMC_RET1(handle, ret);
122dbfa45e8SAnson Huang 		break;
123dbfa45e8SAnson Huang 	default:
124dbfa45e8SAnson Huang 		ret = SMC_UNK;
125dbfa45e8SAnson Huang 		SMC_RET1(handle, ret);
126dbfa45e8SAnson Huang 		break;
127dbfa45e8SAnson Huang 	}
128dbfa45e8SAnson Huang 
129dbfa45e8SAnson Huang 	return ret;
130dbfa45e8SAnson Huang }
131*869eebc3SAnson Huang 
132*869eebc3SAnson Huang int imx_misc_set_temp_handler(uint32_t smc_fid,
133*869eebc3SAnson Huang 		    u_register_t x1,
134*869eebc3SAnson Huang 		    u_register_t x2,
135*869eebc3SAnson Huang 		    u_register_t x3,
136*869eebc3SAnson Huang 		    u_register_t x4)
137*869eebc3SAnson Huang {
138*869eebc3SAnson Huang 	return sc_misc_set_temp(ipc_handle, x1, x2, x3, x4);
139*869eebc3SAnson Huang }
140