1025514baSAnson Huang /* 2025514baSAnson Huang * Copyright 2019 NXP 3025514baSAnson Huang * 4025514baSAnson Huang * SPDX-License-Identifier: BSD-3-Clause 5025514baSAnson Huang */ 6025514baSAnson Huang 7025514baSAnson Huang #include <stdlib.h> 8025514baSAnson Huang #include <stdint.h> 9*6e756f6dSAmbroise Vincent #include <services/std_svc.h> 10760f7941SAnson Huang #include <string.h> 11025514baSAnson Huang #include <platform_def.h> 12025514baSAnson Huang #include <common/debug.h> 13025514baSAnson Huang #include <common/runtime_svc.h> 14025514baSAnson Huang #include <imx_sip_svc.h> 15025514baSAnson Huang #include <sci/sci.h> 16025514baSAnson Huang 17d3996c59SAnson Huang #ifdef PLAT_IMX8QM 18d3996c59SAnson Huang const static int ap_cluster_index[PLATFORM_CLUSTER_COUNT] = { 19d3996c59SAnson Huang SC_R_A53, SC_R_A72, 20d3996c59SAnson Huang }; 21d3996c59SAnson Huang #endif 22d3996c59SAnson Huang 23025514baSAnson Huang static int imx_srtc_set_time(uint32_t year_mon, 24025514baSAnson Huang unsigned long day_hour, 25025514baSAnson Huang unsigned long min_sec) 26025514baSAnson Huang { 27025514baSAnson Huang return sc_timer_set_rtc_time(ipc_handle, 28025514baSAnson Huang year_mon >> 16, year_mon & 0xffff, 29025514baSAnson Huang day_hour >> 16, day_hour & 0xffff, 30025514baSAnson Huang min_sec >> 16, min_sec & 0xffff); 31025514baSAnson Huang } 32025514baSAnson Huang 33025514baSAnson Huang int imx_srtc_handler(uint32_t smc_fid, 34025514baSAnson Huang void *handle, 35025514baSAnson Huang u_register_t x1, 36025514baSAnson Huang u_register_t x2, 37025514baSAnson Huang u_register_t x3, 38025514baSAnson Huang u_register_t x4) 39025514baSAnson Huang { 40025514baSAnson Huang int ret; 41025514baSAnson Huang 42025514baSAnson Huang switch (x1) { 43025514baSAnson Huang case IMX_SIP_SRTC_SET_TIME: 44025514baSAnson Huang ret = imx_srtc_set_time(x2, x3, x4); 45025514baSAnson Huang break; 46025514baSAnson Huang default: 47025514baSAnson Huang ret = SMC_UNK; 48025514baSAnson Huang } 49025514baSAnson Huang 50025514baSAnson Huang SMC_RET1(handle, ret); 51025514baSAnson Huang } 52d3996c59SAnson Huang 53d3996c59SAnson Huang static void imx_cpufreq_set_target(uint32_t cluster_id, unsigned long freq) 54d3996c59SAnson Huang { 55d3996c59SAnson Huang sc_pm_clock_rate_t rate = (sc_pm_clock_rate_t)freq; 56d3996c59SAnson Huang 57d3996c59SAnson Huang #ifdef PLAT_IMX8QM 58d3996c59SAnson Huang sc_pm_set_clock_rate(ipc_handle, ap_cluster_index[cluster_id], SC_PM_CLK_CPU, &rate); 59d3996c59SAnson Huang #endif 60d3996c59SAnson Huang #ifdef PLAT_IMX8QX 61d3996c59SAnson Huang sc_pm_set_clock_rate(ipc_handle, SC_R_A35, SC_PM_CLK_CPU, &rate); 62d3996c59SAnson Huang #endif 63d3996c59SAnson Huang } 64d3996c59SAnson Huang 65d3996c59SAnson Huang int imx_cpufreq_handler(uint32_t smc_fid, 66d3996c59SAnson Huang u_register_t x1, 67d3996c59SAnson Huang u_register_t x2, 68d3996c59SAnson Huang u_register_t x3) 69d3996c59SAnson Huang { 70d3996c59SAnson Huang switch (x1) { 71d3996c59SAnson Huang case IMX_SIP_SET_CPUFREQ: 72d3996c59SAnson Huang imx_cpufreq_set_target(x2, x3); 73d3996c59SAnson Huang break; 74d3996c59SAnson Huang default: 75d3996c59SAnson Huang return SMC_UNK; 76d3996c59SAnson Huang } 77d3996c59SAnson Huang 78d3996c59SAnson Huang return 0; 79d3996c59SAnson Huang } 80ebdbc25bSAnson Huang 81ebdbc25bSAnson Huang static bool wakeup_src_irqsteer; 82ebdbc25bSAnson Huang 83ebdbc25bSAnson Huang bool imx_is_wakeup_src_irqsteer(void) 84ebdbc25bSAnson Huang { 85ebdbc25bSAnson Huang return wakeup_src_irqsteer; 86ebdbc25bSAnson Huang } 87ebdbc25bSAnson Huang 88ebdbc25bSAnson Huang int imx_wakeup_src_handler(uint32_t smc_fid, 89ebdbc25bSAnson Huang u_register_t x1, 90ebdbc25bSAnson Huang u_register_t x2, 91ebdbc25bSAnson Huang u_register_t x3) 92ebdbc25bSAnson Huang { 93ebdbc25bSAnson Huang switch (x1) { 94ebdbc25bSAnson Huang case IMX_SIP_WAKEUP_SRC_IRQSTEER: 95ebdbc25bSAnson Huang wakeup_src_irqsteer = true; 96ebdbc25bSAnson Huang break; 97ebdbc25bSAnson Huang case IMX_SIP_WAKEUP_SRC_SCU: 98ebdbc25bSAnson Huang wakeup_src_irqsteer = false; 99ebdbc25bSAnson Huang break; 100ebdbc25bSAnson Huang default: 101ebdbc25bSAnson Huang return SMC_UNK; 102ebdbc25bSAnson Huang } 103ebdbc25bSAnson Huang 104ebdbc25bSAnson Huang return SMC_OK; 105ebdbc25bSAnson Huang } 106dbfa45e8SAnson Huang 107dbfa45e8SAnson Huang int imx_otp_handler(uint32_t smc_fid, 108dbfa45e8SAnson Huang void *handle, 109dbfa45e8SAnson Huang u_register_t x1, 110dbfa45e8SAnson Huang u_register_t x2) 111dbfa45e8SAnson Huang { 112dbfa45e8SAnson Huang int ret; 113dbfa45e8SAnson Huang uint32_t fuse; 114dbfa45e8SAnson Huang 115dbfa45e8SAnson Huang switch (smc_fid) { 116dbfa45e8SAnson Huang case IMX_SIP_OTP_READ: 117dbfa45e8SAnson Huang ret = sc_misc_otp_fuse_read(ipc_handle, x1, &fuse); 118dbfa45e8SAnson Huang SMC_RET2(handle, ret, fuse); 119dbfa45e8SAnson Huang break; 120dbfa45e8SAnson Huang case IMX_SIP_OTP_WRITE: 121dbfa45e8SAnson Huang ret = sc_misc_otp_fuse_write(ipc_handle, x1, x2); 122dbfa45e8SAnson Huang SMC_RET1(handle, ret); 123dbfa45e8SAnson Huang break; 124dbfa45e8SAnson Huang default: 125dbfa45e8SAnson Huang ret = SMC_UNK; 126dbfa45e8SAnson Huang SMC_RET1(handle, ret); 127dbfa45e8SAnson Huang break; 128dbfa45e8SAnson Huang } 129dbfa45e8SAnson Huang 130dbfa45e8SAnson Huang return ret; 131dbfa45e8SAnson Huang } 132869eebc3SAnson Huang 133869eebc3SAnson Huang int imx_misc_set_temp_handler(uint32_t smc_fid, 134869eebc3SAnson Huang u_register_t x1, 135869eebc3SAnson Huang u_register_t x2, 136869eebc3SAnson Huang u_register_t x3, 137869eebc3SAnson Huang u_register_t x4) 138869eebc3SAnson Huang { 139869eebc3SAnson Huang return sc_misc_set_temp(ipc_handle, x1, x2, x3, x4); 140869eebc3SAnson Huang } 141760f7941SAnson Huang 142760f7941SAnson Huang static uint64_t imx_get_commit_hash(u_register_t x2, 143760f7941SAnson Huang u_register_t x3, 144760f7941SAnson Huang u_register_t x4) 145760f7941SAnson Huang { 146760f7941SAnson Huang /* Parse the version_string */ 147760f7941SAnson Huang char *parse = (char *)version_string; 148760f7941SAnson Huang uint64_t hash = 0; 149760f7941SAnson Huang 150760f7941SAnson Huang do { 151760f7941SAnson Huang parse = strchr(parse, '-'); 152760f7941SAnson Huang if (parse) { 153760f7941SAnson Huang parse += 1; 154760f7941SAnson Huang if (*(parse) == 'g') { 155760f7941SAnson Huang /* Default is 7 hexadecimal digits */ 156760f7941SAnson Huang memcpy((void *)&hash, (void *)(parse + 1), 7); 157760f7941SAnson Huang break; 158760f7941SAnson Huang } 159760f7941SAnson Huang } 160760f7941SAnson Huang 161760f7941SAnson Huang } while (parse != NULL); 162760f7941SAnson Huang 163760f7941SAnson Huang return hash; 164760f7941SAnson Huang } 165760f7941SAnson Huang 166760f7941SAnson Huang uint64_t imx_buildinfo_handler(uint32_t smc_fid, 167760f7941SAnson Huang u_register_t x1, 168760f7941SAnson Huang u_register_t x2, 169760f7941SAnson Huang u_register_t x3, 170760f7941SAnson Huang u_register_t x4) 171760f7941SAnson Huang { 172760f7941SAnson Huang uint64_t ret; 173760f7941SAnson Huang 174760f7941SAnson Huang switch (x1) { 175760f7941SAnson Huang case IMX_SIP_BUILDINFO_GET_COMMITHASH: 176760f7941SAnson Huang ret = imx_get_commit_hash(x2, x3, x4); 177760f7941SAnson Huang break; 178760f7941SAnson Huang default: 179760f7941SAnson Huang return SMC_UNK; 180760f7941SAnson Huang } 181760f7941SAnson Huang 182760f7941SAnson Huang return ret; 183760f7941SAnson Huang } 184