xref: /rk3399_ARM-atf/plat/imx/common/imx_sip_handler.c (revision 4a0ac3e38e51cb05217d1feef1816fc3738074be)
1025514baSAnson Huang /*
2025514baSAnson Huang  * Copyright 2019 NXP
3025514baSAnson Huang  *
4025514baSAnson Huang  * SPDX-License-Identifier: BSD-3-Clause
5025514baSAnson Huang  */
6025514baSAnson Huang 
7*4a0ac3e3SPeng Fan #include <arch.h>
8025514baSAnson Huang #include <stdlib.h>
9025514baSAnson Huang #include <stdint.h>
106e756f6dSAmbroise Vincent #include <services/std_svc.h>
11760f7941SAnson Huang #include <string.h>
12025514baSAnson Huang #include <platform_def.h>
13025514baSAnson Huang #include <common/debug.h>
14025514baSAnson Huang #include <common/runtime_svc.h>
15025514baSAnson Huang #include <imx_sip_svc.h>
16*4a0ac3e3SPeng Fan #include <lib/el3_runtime/context_mgmt.h>
17025514baSAnson Huang #include <sci/sci.h>
18025514baSAnson Huang 
19f56afc1fSLeonard Crestez #if defined(PLAT_imx8qm) || defined(PLAT_imx8qx)
20950d05f7SLeonard Crestez 
21f56afc1fSLeonard Crestez #ifdef PLAT_imx8qm
22d3996c59SAnson Huang const static int ap_cluster_index[PLATFORM_CLUSTER_COUNT] = {
23d3996c59SAnson Huang 	SC_R_A53, SC_R_A72,
24d3996c59SAnson Huang };
25d3996c59SAnson Huang #endif
26d3996c59SAnson Huang 
27025514baSAnson Huang static int imx_srtc_set_time(uint32_t year_mon,
28025514baSAnson Huang 			unsigned long day_hour,
29025514baSAnson Huang 			unsigned long min_sec)
30025514baSAnson Huang {
31025514baSAnson Huang 	return sc_timer_set_rtc_time(ipc_handle,
32025514baSAnson Huang 		year_mon >> 16, year_mon & 0xffff,
33025514baSAnson Huang 		day_hour >> 16, day_hour & 0xffff,
34025514baSAnson Huang 		min_sec >> 16, min_sec & 0xffff);
35025514baSAnson Huang }
36025514baSAnson Huang 
37025514baSAnson Huang int imx_srtc_handler(uint32_t smc_fid,
38025514baSAnson Huang 		    void *handle,
39025514baSAnson Huang 		    u_register_t x1,
40025514baSAnson Huang 		    u_register_t x2,
41025514baSAnson Huang 		    u_register_t x3,
42025514baSAnson Huang 		    u_register_t x4)
43025514baSAnson Huang {
44025514baSAnson Huang 	int ret;
45025514baSAnson Huang 
46025514baSAnson Huang 	switch (x1) {
47025514baSAnson Huang 	case IMX_SIP_SRTC_SET_TIME:
48025514baSAnson Huang 		ret = imx_srtc_set_time(x2, x3, x4);
49025514baSAnson Huang 		break;
50025514baSAnson Huang 	default:
51025514baSAnson Huang 		ret = SMC_UNK;
52025514baSAnson Huang 	}
53025514baSAnson Huang 
54025514baSAnson Huang 	SMC_RET1(handle, ret);
55025514baSAnson Huang }
56d3996c59SAnson Huang 
57d3996c59SAnson Huang static void imx_cpufreq_set_target(uint32_t cluster_id, unsigned long freq)
58d3996c59SAnson Huang {
59d3996c59SAnson Huang 	sc_pm_clock_rate_t rate = (sc_pm_clock_rate_t)freq;
60d3996c59SAnson Huang 
61f56afc1fSLeonard Crestez #ifdef PLAT_imx8qm
62d3996c59SAnson Huang 	sc_pm_set_clock_rate(ipc_handle, ap_cluster_index[cluster_id], SC_PM_CLK_CPU, &rate);
63d3996c59SAnson Huang #endif
64f56afc1fSLeonard Crestez #ifdef PLAT_imx8qx
65d3996c59SAnson Huang 	sc_pm_set_clock_rate(ipc_handle, SC_R_A35, SC_PM_CLK_CPU, &rate);
66d3996c59SAnson Huang #endif
67d3996c59SAnson Huang }
68d3996c59SAnson Huang 
69d3996c59SAnson Huang int imx_cpufreq_handler(uint32_t smc_fid,
70d3996c59SAnson Huang 		    u_register_t x1,
71d3996c59SAnson Huang 		    u_register_t x2,
72d3996c59SAnson Huang 		    u_register_t x3)
73d3996c59SAnson Huang {
74d3996c59SAnson Huang 	switch (x1) {
75d3996c59SAnson Huang 	case IMX_SIP_SET_CPUFREQ:
76d3996c59SAnson Huang 		imx_cpufreq_set_target(x2, x3);
77d3996c59SAnson Huang 		break;
78d3996c59SAnson Huang 	default:
79d3996c59SAnson Huang 		return SMC_UNK;
80d3996c59SAnson Huang 	}
81d3996c59SAnson Huang 
82d3996c59SAnson Huang 	return 0;
83d3996c59SAnson Huang }
84ebdbc25bSAnson Huang 
85ebdbc25bSAnson Huang static bool wakeup_src_irqsteer;
86ebdbc25bSAnson Huang 
87ebdbc25bSAnson Huang bool imx_is_wakeup_src_irqsteer(void)
88ebdbc25bSAnson Huang {
89ebdbc25bSAnson Huang 	return wakeup_src_irqsteer;
90ebdbc25bSAnson Huang }
91ebdbc25bSAnson Huang 
92ebdbc25bSAnson Huang int imx_wakeup_src_handler(uint32_t smc_fid,
93ebdbc25bSAnson Huang 		    u_register_t x1,
94ebdbc25bSAnson Huang 		    u_register_t x2,
95ebdbc25bSAnson Huang 		    u_register_t x3)
96ebdbc25bSAnson Huang {
97ebdbc25bSAnson Huang 	switch (x1) {
98ebdbc25bSAnson Huang 	case IMX_SIP_WAKEUP_SRC_IRQSTEER:
99ebdbc25bSAnson Huang 		wakeup_src_irqsteer = true;
100ebdbc25bSAnson Huang 		break;
101ebdbc25bSAnson Huang 	case IMX_SIP_WAKEUP_SRC_SCU:
102ebdbc25bSAnson Huang 		wakeup_src_irqsteer = false;
103ebdbc25bSAnson Huang 		break;
104ebdbc25bSAnson Huang 	default:
105ebdbc25bSAnson Huang 		return SMC_UNK;
106ebdbc25bSAnson Huang 	}
107ebdbc25bSAnson Huang 
108ebdbc25bSAnson Huang 	return SMC_OK;
109ebdbc25bSAnson Huang }
110dbfa45e8SAnson Huang 
111dbfa45e8SAnson Huang int imx_otp_handler(uint32_t smc_fid,
112dbfa45e8SAnson Huang 		void *handle,
113dbfa45e8SAnson Huang 		u_register_t x1,
114dbfa45e8SAnson Huang 		u_register_t x2)
115dbfa45e8SAnson Huang {
116dbfa45e8SAnson Huang 	int ret;
117dbfa45e8SAnson Huang 	uint32_t fuse;
118dbfa45e8SAnson Huang 
119dbfa45e8SAnson Huang 	switch (smc_fid) {
120dbfa45e8SAnson Huang 	case IMX_SIP_OTP_READ:
121dbfa45e8SAnson Huang 		ret = sc_misc_otp_fuse_read(ipc_handle, x1, &fuse);
122dbfa45e8SAnson Huang 		SMC_RET2(handle, ret, fuse);
123dbfa45e8SAnson Huang 		break;
124dbfa45e8SAnson Huang 	case IMX_SIP_OTP_WRITE:
125dbfa45e8SAnson Huang 		ret = sc_misc_otp_fuse_write(ipc_handle, x1, x2);
126dbfa45e8SAnson Huang 		SMC_RET1(handle, ret);
127dbfa45e8SAnson Huang 		break;
128dbfa45e8SAnson Huang 	default:
129dbfa45e8SAnson Huang 		ret = SMC_UNK;
130dbfa45e8SAnson Huang 		SMC_RET1(handle, ret);
131dbfa45e8SAnson Huang 		break;
132dbfa45e8SAnson Huang 	}
133dbfa45e8SAnson Huang 
134dbfa45e8SAnson Huang 	return ret;
135dbfa45e8SAnson Huang }
136869eebc3SAnson Huang 
137869eebc3SAnson Huang int imx_misc_set_temp_handler(uint32_t smc_fid,
138869eebc3SAnson Huang 		    u_register_t x1,
139869eebc3SAnson Huang 		    u_register_t x2,
140869eebc3SAnson Huang 		    u_register_t x3,
141869eebc3SAnson Huang 		    u_register_t x4)
142869eebc3SAnson Huang {
143869eebc3SAnson Huang 	return sc_misc_set_temp(ipc_handle, x1, x2, x3, x4);
144869eebc3SAnson Huang }
145760f7941SAnson Huang 
146f56afc1fSLeonard Crestez #endif /* defined(PLAT_imx8qm) || defined(PLAT_imx8qx) */
147950d05f7SLeonard Crestez 
148760f7941SAnson Huang static uint64_t imx_get_commit_hash(u_register_t x2,
149760f7941SAnson Huang 		    u_register_t x3,
150760f7941SAnson Huang 		    u_register_t x4)
151760f7941SAnson Huang {
152760f7941SAnson Huang 	/* Parse the version_string */
153760f7941SAnson Huang 	char *parse = (char *)version_string;
154760f7941SAnson Huang 	uint64_t hash = 0;
155760f7941SAnson Huang 
156760f7941SAnson Huang 	do {
157760f7941SAnson Huang 		parse = strchr(parse, '-');
158760f7941SAnson Huang 		if (parse) {
159760f7941SAnson Huang 			parse += 1;
160760f7941SAnson Huang 			if (*(parse) == 'g') {
161760f7941SAnson Huang 				/* Default is 7 hexadecimal digits */
162760f7941SAnson Huang 				memcpy((void *)&hash, (void *)(parse + 1), 7);
163760f7941SAnson Huang 				break;
164760f7941SAnson Huang 			}
165760f7941SAnson Huang 		}
166760f7941SAnson Huang 
167760f7941SAnson Huang 	} while (parse != NULL);
168760f7941SAnson Huang 
169760f7941SAnson Huang 	return hash;
170760f7941SAnson Huang }
171760f7941SAnson Huang 
172760f7941SAnson Huang uint64_t imx_buildinfo_handler(uint32_t smc_fid,
173760f7941SAnson Huang 		    u_register_t x1,
174760f7941SAnson Huang 		    u_register_t x2,
175760f7941SAnson Huang 		    u_register_t x3,
176760f7941SAnson Huang 		    u_register_t x4)
177760f7941SAnson Huang {
178760f7941SAnson Huang 	uint64_t ret;
179760f7941SAnson Huang 
180760f7941SAnson Huang 	switch (x1) {
181760f7941SAnson Huang 	case IMX_SIP_BUILDINFO_GET_COMMITHASH:
182760f7941SAnson Huang 		ret = imx_get_commit_hash(x2, x3, x4);
183760f7941SAnson Huang 		break;
184760f7941SAnson Huang 	default:
185760f7941SAnson Huang 		return SMC_UNK;
186760f7941SAnson Huang 	}
187760f7941SAnson Huang 
188760f7941SAnson Huang 	return ret;
189760f7941SAnson Huang }
190*4a0ac3e3SPeng Fan 
191*4a0ac3e3SPeng Fan int imx_kernel_entry_handler(uint32_t smc_fid,
192*4a0ac3e3SPeng Fan 		u_register_t x1,
193*4a0ac3e3SPeng Fan 		u_register_t x2,
194*4a0ac3e3SPeng Fan 		u_register_t x3,
195*4a0ac3e3SPeng Fan 		u_register_t x4)
196*4a0ac3e3SPeng Fan {
197*4a0ac3e3SPeng Fan 	static entry_point_info_t bl33_image_ep_info;
198*4a0ac3e3SPeng Fan 	entry_point_info_t *next_image_info;
199*4a0ac3e3SPeng Fan 	unsigned int mode;
200*4a0ac3e3SPeng Fan 
201*4a0ac3e3SPeng Fan 	if (x1 < (PLAT_NS_IMAGE_OFFSET & 0xF0000000))
202*4a0ac3e3SPeng Fan 		return SMC_UNK;
203*4a0ac3e3SPeng Fan 
204*4a0ac3e3SPeng Fan 	mode = MODE32_svc;
205*4a0ac3e3SPeng Fan 
206*4a0ac3e3SPeng Fan 	next_image_info = &bl33_image_ep_info;
207*4a0ac3e3SPeng Fan 
208*4a0ac3e3SPeng Fan 	next_image_info->pc = x1;
209*4a0ac3e3SPeng Fan 
210*4a0ac3e3SPeng Fan 	next_image_info->spsr = SPSR_MODE32(mode, SPSR_T_ARM, SPSR_E_LITTLE,
211*4a0ac3e3SPeng Fan 			(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT));
212*4a0ac3e3SPeng Fan 
213*4a0ac3e3SPeng Fan 	next_image_info->args.arg0 = 0;
214*4a0ac3e3SPeng Fan 	next_image_info->args.arg1 = 0;
215*4a0ac3e3SPeng Fan 	next_image_info->args.arg2 = x3;
216*4a0ac3e3SPeng Fan 
217*4a0ac3e3SPeng Fan 	SET_SECURITY_STATE(next_image_info->h.attr, NON_SECURE);
218*4a0ac3e3SPeng Fan 
219*4a0ac3e3SPeng Fan 	cm_init_my_context(next_image_info);
220*4a0ac3e3SPeng Fan 	cm_prepare_el3_exit(NON_SECURE);
221*4a0ac3e3SPeng Fan 
222*4a0ac3e3SPeng Fan 	return 0;
223*4a0ac3e3SPeng Fan }
224