xref: /rk3399_ARM-atf/plat/imx/common/imx_aips.c (revision 49a6413447d2893b56b3c8189785680f7b0d95ab)
1*49a64134SBryan O'Donoghue /*
2*49a64134SBryan O'Donoghue  * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
3*49a64134SBryan O'Donoghue  *
4*49a64134SBryan O'Donoghue  * SPDX-License-Identifier: BSD-3-Clause
5*49a64134SBryan O'Donoghue  */
6*49a64134SBryan O'Donoghue 
7*49a64134SBryan O'Donoghue #include <mmio.h>
8*49a64134SBryan O'Donoghue #include <utils_def.h>
9*49a64134SBryan O'Donoghue #include <imx_aips.h>
10*49a64134SBryan O'Donoghue #include <imx_regs.h>
11*49a64134SBryan O'Donoghue 
12*49a64134SBryan O'Donoghue static void imx_aips_set_default_access(struct aipstz_regs *aips_regs)
13*49a64134SBryan O'Donoghue {
14*49a64134SBryan O'Donoghue 	int i;
15*49a64134SBryan O'Donoghue 	uintptr_t addr;
16*49a64134SBryan O'Donoghue 
17*49a64134SBryan O'Donoghue 	/*
18*49a64134SBryan O'Donoghue 	 * See section 4.7.7.1 AIPSTZ_MPR field descriptions
19*49a64134SBryan O'Donoghue 	 * i.MX 7Solo Applications Processor Reference Manual, Rev. 0.1, 08/2016
20*49a64134SBryan O'Donoghue 	 * 0111 ->
21*49a64134SBryan O'Donoghue 	 *	0: Write Access from master not buffered
22*49a64134SBryan O'Donoghue 	 *	1: Master is trusted for read access
23*49a64134SBryan O'Donoghue 	 *	1: Master is trsuted for write access
24*49a64134SBryan O'Donoghue 	 *	1: Access from master is not forced to user mode
25*49a64134SBryan O'Donoghue 	 */
26*49a64134SBryan O'Donoghue 	addr = (uintptr_t)&aips_regs->aipstz_mpr;
27*49a64134SBryan O'Donoghue 	mmio_write_32(addr, 0x77777777);
28*49a64134SBryan O'Donoghue 
29*49a64134SBryan O'Donoghue 	/*
30*49a64134SBryan O'Donoghue 	 * Helpfully the OPACR registers have the logical inversion of the above
31*49a64134SBryan O'Donoghue 	 * See section 4.7.7.1 AIPSTZ_MPR field descriptions
32*49a64134SBryan O'Donoghue 	 * i.MX 7Solo Applications Processor Reference Manual, Rev. 0.1, 08/2016
33*49a64134SBryan O'Donoghue 	 * 0000 ->
34*49a64134SBryan O'Donoghue 	 *	0: Write Access to the peripheral is not buffered by AIPSTZ
35*49a64134SBryan O'Donoghue 	 *	0: The peripheral does not require supervisor priv to access
36*49a64134SBryan O'Donoghue 	 *	0: Master is trsuted for write access
37*49a64134SBryan O'Donoghue 	 *	0: Access from master is not forced to user mode
38*49a64134SBryan O'Donoghue 	 */
39*49a64134SBryan O'Donoghue 	for (i = 0; i < AIPSTZ_OAPCR_COUNT; i++) {
40*49a64134SBryan O'Donoghue 		addr = (uintptr_t)&aips_regs->aipstz_opacr[i];
41*49a64134SBryan O'Donoghue 		mmio_write_32(addr, 0x00000000);
42*49a64134SBryan O'Donoghue 	}
43*49a64134SBryan O'Donoghue }
44*49a64134SBryan O'Donoghue 
45*49a64134SBryan O'Donoghue void imx_aips_init(void)
46*49a64134SBryan O'Donoghue {
47*49a64134SBryan O'Donoghue 	int i;
48*49a64134SBryan O'Donoghue 	struct aipstz_regs *aips_regs[] = {
49*49a64134SBryan O'Donoghue 		(struct aipstz_regs *)(AIPS1_BASE + AIPSTZ_CONFIG_OFFSET),
50*49a64134SBryan O'Donoghue 		(struct aipstz_regs *)(AIPS2_BASE + AIPSTZ_CONFIG_OFFSET),
51*49a64134SBryan O'Donoghue 		(struct aipstz_regs *)(AIPS3_BASE + AIPSTZ_CONFIG_OFFSET),
52*49a64134SBryan O'Donoghue 	};
53*49a64134SBryan O'Donoghue 
54*49a64134SBryan O'Donoghue 	for (i = 0; i < ARRAY_SIZE(aips_regs); i++)
55*49a64134SBryan O'Donoghue 		imx_aips_set_default_access(aips_regs[i]);
56*49a64134SBryan O'Donoghue }
57