1*e35d0edbSJorge Ramirez-Ortiz /* 2*e35d0edbSJorge Ramirez-Ortiz * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 3*e35d0edbSJorge Ramirez-Ortiz * 4*e35d0edbSJorge Ramirez-Ortiz * SPDX-License-Identifier: BSD-3-Clause 5*e35d0edbSJorge Ramirez-Ortiz */ 6*e35d0edbSJorge Ramirez-Ortiz 7*e35d0edbSJorge Ramirez-Ortiz #include <arch_helpers.h> 8*e35d0edbSJorge Ramirez-Ortiz #include <arm_gic.h> 9*e35d0edbSJorge Ramirez-Ortiz #include <assert.h> 10*e35d0edbSJorge Ramirez-Ortiz #include <bl_common.h> 11*e35d0edbSJorge Ramirez-Ortiz #include <console.h> 12*e35d0edbSJorge Ramirez-Ortiz #include <context.h> 13*e35d0edbSJorge Ramirez-Ortiz #include <context_mgmt.h> 14*e35d0edbSJorge Ramirez-Ortiz #include <debug.h> 15*e35d0edbSJorge Ramirez-Ortiz #include <mmio.h> 16*e35d0edbSJorge Ramirez-Ortiz #include <plat_arm.h> 17*e35d0edbSJorge Ramirez-Ortiz #include <platform.h> 18*e35d0edbSJorge Ramirez-Ortiz #include <psci.h> 19*e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h" 20*e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h" 21*e35d0edbSJorge Ramirez-Ortiz #include "platform_def.h" 22*e35d0edbSJorge Ramirez-Ortiz 23*e35d0edbSJorge Ramirez-Ortiz #define REG_PERI_CPU_RVBARADDR 0xF8A80034 24*e35d0edbSJorge Ramirez-Ortiz #define REG_PERI_CPU_AARCH_MODE 0xF8A80030 25*e35d0edbSJorge Ramirez-Ortiz 26*e35d0edbSJorge Ramirez-Ortiz #define REG_CPU_LP_CPU_SW_BEGIN 10 27*e35d0edbSJorge Ramirez-Ortiz #define CPU_REG_COREPO_SRST 12 28*e35d0edbSJorge Ramirez-Ortiz #define CPU_REG_CORE_SRST 8 29*e35d0edbSJorge Ramirez-Ortiz 30*e35d0edbSJorge Ramirez-Ortiz static void poplar_cpu_standby(plat_local_state_t cpu_state) 31*e35d0edbSJorge Ramirez-Ortiz { 32*e35d0edbSJorge Ramirez-Ortiz dsb(); 33*e35d0edbSJorge Ramirez-Ortiz wfi(); 34*e35d0edbSJorge Ramirez-Ortiz } 35*e35d0edbSJorge Ramirez-Ortiz 36*e35d0edbSJorge Ramirez-Ortiz static int poplar_pwr_domain_on(u_register_t mpidr) 37*e35d0edbSJorge Ramirez-Ortiz { 38*e35d0edbSJorge Ramirez-Ortiz unsigned int cpu = plat_core_pos_by_mpidr(mpidr); 39*e35d0edbSJorge Ramirez-Ortiz unsigned int regval, regval_bak; 40*e35d0edbSJorge Ramirez-Ortiz 41*e35d0edbSJorge Ramirez-Ortiz /* Select 400MHz before start slave cores */ 42*e35d0edbSJorge Ramirez-Ortiz regval_bak = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP)); 43*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), 0x206); 44*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), 0x606); 45*e35d0edbSJorge Ramirez-Ortiz 46*e35d0edbSJorge Ramirez-Ortiz /* Clear the slave cpu arm_por_srst_req reset */ 47*e35d0edbSJorge Ramirez-Ortiz regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST)); 48*e35d0edbSJorge Ramirez-Ortiz regval &= ~(1 << (cpu + CPU_REG_COREPO_SRST)); 49*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval); 50*e35d0edbSJorge Ramirez-Ortiz 51*e35d0edbSJorge Ramirez-Ortiz /* Clear the slave cpu reset */ 52*e35d0edbSJorge Ramirez-Ortiz regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST)); 53*e35d0edbSJorge Ramirez-Ortiz regval &= ~(1 << (cpu + CPU_REG_CORE_SRST)); 54*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval); 55*e35d0edbSJorge Ramirez-Ortiz 56*e35d0edbSJorge Ramirez-Ortiz /* Restore cpu frequency */ 57*e35d0edbSJorge Ramirez-Ortiz regval = regval_bak & (~(1 << REG_CPU_LP_CPU_SW_BEGIN)); 58*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), regval); 59*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), regval_bak); 60*e35d0edbSJorge Ramirez-Ortiz 61*e35d0edbSJorge Ramirez-Ortiz return PSCI_E_SUCCESS; 62*e35d0edbSJorge Ramirez-Ortiz } 63*e35d0edbSJorge Ramirez-Ortiz 64*e35d0edbSJorge Ramirez-Ortiz static void poplar_pwr_domain_off(const psci_power_state_t *target_state) 65*e35d0edbSJorge Ramirez-Ortiz { 66*e35d0edbSJorge Ramirez-Ortiz assert(0); 67*e35d0edbSJorge Ramirez-Ortiz } 68*e35d0edbSJorge Ramirez-Ortiz 69*e35d0edbSJorge Ramirez-Ortiz static void poplar_pwr_domain_suspend(const psci_power_state_t *target_state) 70*e35d0edbSJorge Ramirez-Ortiz { 71*e35d0edbSJorge Ramirez-Ortiz assert(0); 72*e35d0edbSJorge Ramirez-Ortiz } 73*e35d0edbSJorge Ramirez-Ortiz 74*e35d0edbSJorge Ramirez-Ortiz static void poplar_pwr_domain_on_finish(const psci_power_state_t *target_state) 75*e35d0edbSJorge Ramirez-Ortiz { 76*e35d0edbSJorge Ramirez-Ortiz assert(target_state->pwr_domain_state[MPIDR_AFFLVL0] == 77*e35d0edbSJorge Ramirez-Ortiz PLAT_MAX_OFF_STATE); 78*e35d0edbSJorge Ramirez-Ortiz 79*e35d0edbSJorge Ramirez-Ortiz /* Enable the gic cpu interface */ 80*e35d0edbSJorge Ramirez-Ortiz plat_arm_gic_pcpu_init(); 81*e35d0edbSJorge Ramirez-Ortiz 82*e35d0edbSJorge Ramirez-Ortiz /* Program the gic per-cpu distributor or re-distributor interface */ 83*e35d0edbSJorge Ramirez-Ortiz plat_arm_gic_cpuif_enable(); 84*e35d0edbSJorge Ramirez-Ortiz } 85*e35d0edbSJorge Ramirez-Ortiz 86*e35d0edbSJorge Ramirez-Ortiz static void poplar_pwr_domain_suspend_finish( 87*e35d0edbSJorge Ramirez-Ortiz const psci_power_state_t *target_state) 88*e35d0edbSJorge Ramirez-Ortiz { 89*e35d0edbSJorge Ramirez-Ortiz assert(0); 90*e35d0edbSJorge Ramirez-Ortiz } 91*e35d0edbSJorge Ramirez-Ortiz 92*e35d0edbSJorge Ramirez-Ortiz static void __dead2 poplar_system_off(void) 93*e35d0edbSJorge Ramirez-Ortiz { 94*e35d0edbSJorge Ramirez-Ortiz ERROR("Poplar System Off: operation not handled.\n"); 95*e35d0edbSJorge Ramirez-Ortiz panic(); 96*e35d0edbSJorge Ramirez-Ortiz } 97*e35d0edbSJorge Ramirez-Ortiz 98*e35d0edbSJorge Ramirez-Ortiz static void __dead2 poplar_system_reset(void) 99*e35d0edbSJorge Ramirez-Ortiz { 100*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0xc00), 0x1ACCE551); 101*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0x0), 0x00000100); 102*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0x8), 0x00000003); 103*e35d0edbSJorge Ramirez-Ortiz 104*e35d0edbSJorge Ramirez-Ortiz wfi(); 105*e35d0edbSJorge Ramirez-Ortiz ERROR("Poplar System Reset: operation not handled.\n"); 106*e35d0edbSJorge Ramirez-Ortiz panic(); 107*e35d0edbSJorge Ramirez-Ortiz } 108*e35d0edbSJorge Ramirez-Ortiz 109*e35d0edbSJorge Ramirez-Ortiz static int32_t poplar_validate_power_state(unsigned int power_state, 110*e35d0edbSJorge Ramirez-Ortiz psci_power_state_t *req_state) 111*e35d0edbSJorge Ramirez-Ortiz { 112*e35d0edbSJorge Ramirez-Ortiz VERBOSE("%s: power_state: 0x%x\n", __func__, power_state); 113*e35d0edbSJorge Ramirez-Ortiz 114*e35d0edbSJorge Ramirez-Ortiz int pstate = psci_get_pstate_type(power_state); 115*e35d0edbSJorge Ramirez-Ortiz 116*e35d0edbSJorge Ramirez-Ortiz assert(req_state); 117*e35d0edbSJorge Ramirez-Ortiz 118*e35d0edbSJorge Ramirez-Ortiz /* Sanity check the requested state */ 119*e35d0edbSJorge Ramirez-Ortiz if (pstate == PSTATE_TYPE_STANDBY) 120*e35d0edbSJorge Ramirez-Ortiz req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE; 121*e35d0edbSJorge Ramirez-Ortiz else 122*e35d0edbSJorge Ramirez-Ortiz req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE; 123*e35d0edbSJorge Ramirez-Ortiz 124*e35d0edbSJorge Ramirez-Ortiz /* We expect the 'state id' to be zero */ 125*e35d0edbSJorge Ramirez-Ortiz if (psci_get_pstate_id(power_state)) 126*e35d0edbSJorge Ramirez-Ortiz return PSCI_E_INVALID_PARAMS; 127*e35d0edbSJorge Ramirez-Ortiz 128*e35d0edbSJorge Ramirez-Ortiz return PSCI_E_SUCCESS; 129*e35d0edbSJorge Ramirez-Ortiz } 130*e35d0edbSJorge Ramirez-Ortiz 131*e35d0edbSJorge Ramirez-Ortiz static int poplar_validate_ns_entrypoint(uintptr_t entrypoint) 132*e35d0edbSJorge Ramirez-Ortiz { 133*e35d0edbSJorge Ramirez-Ortiz /* 134*e35d0edbSJorge Ramirez-Ortiz * Check if the non secure entrypoint lies within the non 135*e35d0edbSJorge Ramirez-Ortiz * secure DRAM. 136*e35d0edbSJorge Ramirez-Ortiz */ 137*e35d0edbSJorge Ramirez-Ortiz if ((entrypoint >= DDR_BASE) && (entrypoint < (DDR_BASE + DDR_SIZE))) 138*e35d0edbSJorge Ramirez-Ortiz return PSCI_E_SUCCESS; 139*e35d0edbSJorge Ramirez-Ortiz 140*e35d0edbSJorge Ramirez-Ortiz return PSCI_E_INVALID_ADDRESS; 141*e35d0edbSJorge Ramirez-Ortiz } 142*e35d0edbSJorge Ramirez-Ortiz 143*e35d0edbSJorge Ramirez-Ortiz static void poplar_get_sys_suspend_power_state(psci_power_state_t *req_state) 144*e35d0edbSJorge Ramirez-Ortiz { 145*e35d0edbSJorge Ramirez-Ortiz int i; 146*e35d0edbSJorge Ramirez-Ortiz 147*e35d0edbSJorge Ramirez-Ortiz for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) 148*e35d0edbSJorge Ramirez-Ortiz req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; 149*e35d0edbSJorge Ramirez-Ortiz } 150*e35d0edbSJorge Ramirez-Ortiz 151*e35d0edbSJorge Ramirez-Ortiz static const plat_psci_ops_t poplar_plat_psci_ops = { 152*e35d0edbSJorge Ramirez-Ortiz .cpu_standby = poplar_cpu_standby, 153*e35d0edbSJorge Ramirez-Ortiz .pwr_domain_on = poplar_pwr_domain_on, 154*e35d0edbSJorge Ramirez-Ortiz .pwr_domain_off = poplar_pwr_domain_off, 155*e35d0edbSJorge Ramirez-Ortiz .pwr_domain_suspend = poplar_pwr_domain_suspend, 156*e35d0edbSJorge Ramirez-Ortiz .pwr_domain_on_finish = poplar_pwr_domain_on_finish, 157*e35d0edbSJorge Ramirez-Ortiz .pwr_domain_suspend_finish = poplar_pwr_domain_suspend_finish, 158*e35d0edbSJorge Ramirez-Ortiz .system_off = poplar_system_off, 159*e35d0edbSJorge Ramirez-Ortiz .system_reset = poplar_system_reset, 160*e35d0edbSJorge Ramirez-Ortiz .validate_power_state = poplar_validate_power_state, 161*e35d0edbSJorge Ramirez-Ortiz .validate_ns_entrypoint = poplar_validate_ns_entrypoint, 162*e35d0edbSJorge Ramirez-Ortiz .get_sys_suspend_power_state = poplar_get_sys_suspend_power_state, 163*e35d0edbSJorge Ramirez-Ortiz }; 164*e35d0edbSJorge Ramirez-Ortiz 165*e35d0edbSJorge Ramirez-Ortiz int plat_setup_psci_ops(uintptr_t sec_entrypoint, 166*e35d0edbSJorge Ramirez-Ortiz const plat_psci_ops_t **psci_ops) 167*e35d0edbSJorge Ramirez-Ortiz { 168*e35d0edbSJorge Ramirez-Ortiz *psci_ops = &poplar_plat_psci_ops; 169*e35d0edbSJorge Ramirez-Ortiz 170*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)REG_PERI_CPU_AARCH_MODE, 0xF); 171*e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)REG_PERI_CPU_RVBARADDR, sec_entrypoint); 172*e35d0edbSJorge Ramirez-Ortiz return 0; 173*e35d0edbSJorge Ramirez-Ortiz } 174