1e35d0edbSJorge Ramirez-Ortiz /* 20818e9e8SAntonio Nino Diaz * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3e35d0edbSJorge Ramirez-Ortiz * 4e35d0edbSJorge Ramirez-Ortiz * SPDX-License-Identifier: BSD-3-Clause 5e35d0edbSJorge Ramirez-Ortiz */ 6e35d0edbSJorge Ramirez-Ortiz 7e35d0edbSJorge Ramirez-Ortiz #include <assert.h> 8*09d40e0eSAntonio Nino Diaz 90818e9e8SAntonio Nino Diaz #include <platform_def.h> 10*09d40e0eSAntonio Nino Diaz 11*09d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 12*09d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 13*09d40e0eSAntonio Nino Diaz #include <common/debug.h> 14*09d40e0eSAntonio Nino Diaz #include <context.h> 15*09d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 16*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 17*09d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 18*09d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 19*09d40e0eSAntonio Nino Diaz 20e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h" 21e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h" 22e35d0edbSJorge Ramirez-Ortiz 23e35d0edbSJorge Ramirez-Ortiz #define REG_PERI_CPU_RVBARADDR 0xF8A80034 24e35d0edbSJorge Ramirez-Ortiz #define REG_PERI_CPU_AARCH_MODE 0xF8A80030 25e35d0edbSJorge Ramirez-Ortiz 26e35d0edbSJorge Ramirez-Ortiz #define REG_CPU_LP_CPU_SW_BEGIN 10 27e35d0edbSJorge Ramirez-Ortiz #define CPU_REG_COREPO_SRST 12 28e35d0edbSJorge Ramirez-Ortiz #define CPU_REG_CORE_SRST 8 29e35d0edbSJorge Ramirez-Ortiz 30e35d0edbSJorge Ramirez-Ortiz static void poplar_cpu_standby(plat_local_state_t cpu_state) 31e35d0edbSJorge Ramirez-Ortiz { 32e35d0edbSJorge Ramirez-Ortiz dsb(); 33e35d0edbSJorge Ramirez-Ortiz wfi(); 34e35d0edbSJorge Ramirez-Ortiz } 35e35d0edbSJorge Ramirez-Ortiz 36e35d0edbSJorge Ramirez-Ortiz static int poplar_pwr_domain_on(u_register_t mpidr) 37e35d0edbSJorge Ramirez-Ortiz { 38e35d0edbSJorge Ramirez-Ortiz unsigned int cpu = plat_core_pos_by_mpidr(mpidr); 39e35d0edbSJorge Ramirez-Ortiz unsigned int regval, regval_bak; 40e35d0edbSJorge Ramirez-Ortiz 41e35d0edbSJorge Ramirez-Ortiz /* Select 400MHz before start slave cores */ 42e35d0edbSJorge Ramirez-Ortiz regval_bak = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP)); 43e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), 0x206); 44e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), 0x606); 45e35d0edbSJorge Ramirez-Ortiz 46e35d0edbSJorge Ramirez-Ortiz /* Clear the slave cpu arm_por_srst_req reset */ 47e35d0edbSJorge Ramirez-Ortiz regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST)); 48e35d0edbSJorge Ramirez-Ortiz regval &= ~(1 << (cpu + CPU_REG_COREPO_SRST)); 49e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval); 50e35d0edbSJorge Ramirez-Ortiz 51e35d0edbSJorge Ramirez-Ortiz /* Clear the slave cpu reset */ 52e35d0edbSJorge Ramirez-Ortiz regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST)); 53e35d0edbSJorge Ramirez-Ortiz regval &= ~(1 << (cpu + CPU_REG_CORE_SRST)); 54e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval); 55e35d0edbSJorge Ramirez-Ortiz 56e35d0edbSJorge Ramirez-Ortiz /* Restore cpu frequency */ 57e35d0edbSJorge Ramirez-Ortiz regval = regval_bak & (~(1 << REG_CPU_LP_CPU_SW_BEGIN)); 58e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), regval); 59e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), regval_bak); 60e35d0edbSJorge Ramirez-Ortiz 61e35d0edbSJorge Ramirez-Ortiz return PSCI_E_SUCCESS; 62e35d0edbSJorge Ramirez-Ortiz } 63e35d0edbSJorge Ramirez-Ortiz 64e35d0edbSJorge Ramirez-Ortiz static void poplar_pwr_domain_off(const psci_power_state_t *target_state) 65e35d0edbSJorge Ramirez-Ortiz { 66e35d0edbSJorge Ramirez-Ortiz assert(0); 67e35d0edbSJorge Ramirez-Ortiz } 68e35d0edbSJorge Ramirez-Ortiz 69e35d0edbSJorge Ramirez-Ortiz static void poplar_pwr_domain_suspend(const psci_power_state_t *target_state) 70e35d0edbSJorge Ramirez-Ortiz { 71e35d0edbSJorge Ramirez-Ortiz assert(0); 72e35d0edbSJorge Ramirez-Ortiz } 73e35d0edbSJorge Ramirez-Ortiz 74e35d0edbSJorge Ramirez-Ortiz static void poplar_pwr_domain_on_finish(const psci_power_state_t *target_state) 75e35d0edbSJorge Ramirez-Ortiz { 76e35d0edbSJorge Ramirez-Ortiz assert(target_state->pwr_domain_state[MPIDR_AFFLVL0] == 77e35d0edbSJorge Ramirez-Ortiz PLAT_MAX_OFF_STATE); 78e35d0edbSJorge Ramirez-Ortiz 79e35d0edbSJorge Ramirez-Ortiz /* Enable the gic cpu interface */ 800818e9e8SAntonio Nino Diaz poplar_gic_pcpu_init(); 81e35d0edbSJorge Ramirez-Ortiz 82e35d0edbSJorge Ramirez-Ortiz /* Program the gic per-cpu distributor or re-distributor interface */ 830818e9e8SAntonio Nino Diaz poplar_gic_cpuif_enable(); 84e35d0edbSJorge Ramirez-Ortiz } 85e35d0edbSJorge Ramirez-Ortiz 86e35d0edbSJorge Ramirez-Ortiz static void poplar_pwr_domain_suspend_finish( 87e35d0edbSJorge Ramirez-Ortiz const psci_power_state_t *target_state) 88e35d0edbSJorge Ramirez-Ortiz { 89e35d0edbSJorge Ramirez-Ortiz assert(0); 90e35d0edbSJorge Ramirez-Ortiz } 91e35d0edbSJorge Ramirez-Ortiz 92e35d0edbSJorge Ramirez-Ortiz static void __dead2 poplar_system_off(void) 93e35d0edbSJorge Ramirez-Ortiz { 94e35d0edbSJorge Ramirez-Ortiz ERROR("Poplar System Off: operation not handled.\n"); 95e35d0edbSJorge Ramirez-Ortiz panic(); 96e35d0edbSJorge Ramirez-Ortiz } 97e35d0edbSJorge Ramirez-Ortiz 98e35d0edbSJorge Ramirez-Ortiz static void __dead2 poplar_system_reset(void) 99e35d0edbSJorge Ramirez-Ortiz { 100e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0xc00), 0x1ACCE551); 101e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0x0), 0x00000100); 102e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0x8), 0x00000003); 103e35d0edbSJorge Ramirez-Ortiz 104e35d0edbSJorge Ramirez-Ortiz wfi(); 105e35d0edbSJorge Ramirez-Ortiz ERROR("Poplar System Reset: operation not handled.\n"); 106e35d0edbSJorge Ramirez-Ortiz panic(); 107e35d0edbSJorge Ramirez-Ortiz } 108e35d0edbSJorge Ramirez-Ortiz 109e35d0edbSJorge Ramirez-Ortiz static int32_t poplar_validate_power_state(unsigned int power_state, 110e35d0edbSJorge Ramirez-Ortiz psci_power_state_t *req_state) 111e35d0edbSJorge Ramirez-Ortiz { 112e35d0edbSJorge Ramirez-Ortiz VERBOSE("%s: power_state: 0x%x\n", __func__, power_state); 113e35d0edbSJorge Ramirez-Ortiz 114e35d0edbSJorge Ramirez-Ortiz int pstate = psci_get_pstate_type(power_state); 115e35d0edbSJorge Ramirez-Ortiz 116e35d0edbSJorge Ramirez-Ortiz assert(req_state); 117e35d0edbSJorge Ramirez-Ortiz 118e35d0edbSJorge Ramirez-Ortiz /* Sanity check the requested state */ 119e35d0edbSJorge Ramirez-Ortiz if (pstate == PSTATE_TYPE_STANDBY) 120e35d0edbSJorge Ramirez-Ortiz req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE; 121e35d0edbSJorge Ramirez-Ortiz else 122e35d0edbSJorge Ramirez-Ortiz req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE; 123e35d0edbSJorge Ramirez-Ortiz 124e35d0edbSJorge Ramirez-Ortiz /* We expect the 'state id' to be zero */ 125e35d0edbSJorge Ramirez-Ortiz if (psci_get_pstate_id(power_state)) 126e35d0edbSJorge Ramirez-Ortiz return PSCI_E_INVALID_PARAMS; 127e35d0edbSJorge Ramirez-Ortiz 128e35d0edbSJorge Ramirez-Ortiz return PSCI_E_SUCCESS; 129e35d0edbSJorge Ramirez-Ortiz } 130e35d0edbSJorge Ramirez-Ortiz 131e35d0edbSJorge Ramirez-Ortiz static int poplar_validate_ns_entrypoint(uintptr_t entrypoint) 132e35d0edbSJorge Ramirez-Ortiz { 133e35d0edbSJorge Ramirez-Ortiz /* 134e35d0edbSJorge Ramirez-Ortiz * Check if the non secure entrypoint lies within the non 135e35d0edbSJorge Ramirez-Ortiz * secure DRAM. 136e35d0edbSJorge Ramirez-Ortiz */ 137e35d0edbSJorge Ramirez-Ortiz if ((entrypoint >= DDR_BASE) && (entrypoint < (DDR_BASE + DDR_SIZE))) 138e35d0edbSJorge Ramirez-Ortiz return PSCI_E_SUCCESS; 139e35d0edbSJorge Ramirez-Ortiz 140e35d0edbSJorge Ramirez-Ortiz return PSCI_E_INVALID_ADDRESS; 141e35d0edbSJorge Ramirez-Ortiz } 142e35d0edbSJorge Ramirez-Ortiz 143e35d0edbSJorge Ramirez-Ortiz static void poplar_get_sys_suspend_power_state(psci_power_state_t *req_state) 144e35d0edbSJorge Ramirez-Ortiz { 145e35d0edbSJorge Ramirez-Ortiz int i; 146e35d0edbSJorge Ramirez-Ortiz 147e35d0edbSJorge Ramirez-Ortiz for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) 148e35d0edbSJorge Ramirez-Ortiz req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; 149e35d0edbSJorge Ramirez-Ortiz } 150e35d0edbSJorge Ramirez-Ortiz 151e35d0edbSJorge Ramirez-Ortiz static const plat_psci_ops_t poplar_plat_psci_ops = { 152e35d0edbSJorge Ramirez-Ortiz .cpu_standby = poplar_cpu_standby, 153e35d0edbSJorge Ramirez-Ortiz .pwr_domain_on = poplar_pwr_domain_on, 154e35d0edbSJorge Ramirez-Ortiz .pwr_domain_off = poplar_pwr_domain_off, 155e35d0edbSJorge Ramirez-Ortiz .pwr_domain_suspend = poplar_pwr_domain_suspend, 156e35d0edbSJorge Ramirez-Ortiz .pwr_domain_on_finish = poplar_pwr_domain_on_finish, 157e35d0edbSJorge Ramirez-Ortiz .pwr_domain_suspend_finish = poplar_pwr_domain_suspend_finish, 158e35d0edbSJorge Ramirez-Ortiz .system_off = poplar_system_off, 159e35d0edbSJorge Ramirez-Ortiz .system_reset = poplar_system_reset, 160e35d0edbSJorge Ramirez-Ortiz .validate_power_state = poplar_validate_power_state, 161e35d0edbSJorge Ramirez-Ortiz .validate_ns_entrypoint = poplar_validate_ns_entrypoint, 162e35d0edbSJorge Ramirez-Ortiz .get_sys_suspend_power_state = poplar_get_sys_suspend_power_state, 163e35d0edbSJorge Ramirez-Ortiz }; 164e35d0edbSJorge Ramirez-Ortiz 165e35d0edbSJorge Ramirez-Ortiz int plat_setup_psci_ops(uintptr_t sec_entrypoint, 166e35d0edbSJorge Ramirez-Ortiz const plat_psci_ops_t **psci_ops) 167e35d0edbSJorge Ramirez-Ortiz { 168e35d0edbSJorge Ramirez-Ortiz *psci_ops = &poplar_plat_psci_ops; 169e35d0edbSJorge Ramirez-Ortiz 170e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)REG_PERI_CPU_AARCH_MODE, 0xF); 171e35d0edbSJorge Ramirez-Ortiz mmio_write_32((uintptr_t)REG_PERI_CPU_RVBARADDR, sec_entrypoint); 172e35d0edbSJorge Ramirez-Ortiz return 0; 173e35d0edbSJorge Ramirez-Ortiz } 174