xref: /rk3399_ARM-atf/plat/hisilicon/poplar/include/platform_def.h (revision 8ad132b3f176d0552b28f1fe77f8d1321449b4ef)
1e35d0edbSJorge Ramirez-Ortiz /*
2e35d0edbSJorge Ramirez-Ortiz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3e35d0edbSJorge Ramirez-Ortiz  *
4e35d0edbSJorge Ramirez-Ortiz  * SPDX-License-Identifier: BSD-3-Clause
5e35d0edbSJorge Ramirez-Ortiz  */
6e35d0edbSJorge Ramirez-Ortiz 
7e35d0edbSJorge Ramirez-Ortiz #ifndef __PLATFORM_DEF_H__
8e35d0edbSJorge Ramirez-Ortiz #define __PLATFORM_DEF_H__
9e35d0edbSJorge Ramirez-Ortiz 
10e35d0edbSJorge Ramirez-Ortiz #include <arch.h>
11e35d0edbSJorge Ramirez-Ortiz #include <common_def.h>
12be9a7507SJeenu Viswambharan #include <gic_common.h>
13be9a7507SJeenu Viswambharan #include <interrupt_props.h>
14e35d0edbSJorge Ramirez-Ortiz #include <tbbr/tbbr_img_def.h>
1559149bbeSVictor Chong #include <utils_def.h>
16e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h"
17e35d0edbSJorge Ramirez-Ortiz #include "poplar_layout.h"		/* BL memory region sizes, etc */
18e35d0edbSJorge Ramirez-Ortiz 
19e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
20e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_LINKER_ARCH		aarch64
21e35d0edbSJorge Ramirez-Ortiz 
22e35d0edbSJorge Ramirez-Ortiz #define PLAT_ARM_CRASH_UART_BASE	PL011_UART0_BASE
23e35d0edbSJorge Ramirez-Ortiz #define PLAT_ARM_CRASH_UART_CLK_IN_HZ	PL011_UART0_CLK_IN_HZ
24e35d0edbSJorge Ramirez-Ortiz #define ARM_CONSOLE_BAUDRATE		PL011_BAUDRATE
25e35d0edbSJorge Ramirez-Ortiz 
26e35d0edbSJorge Ramirez-Ortiz /* Generic platform constants */
27e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_STACK_SIZE		(0x800)
28e35d0edbSJorge Ramirez-Ortiz 
29e35d0edbSJorge Ramirez-Ortiz #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
30e35d0edbSJorge Ramirez-Ortiz #define BOOT_EMMC_NAME			"l-loader.bin"
31e35d0edbSJorge Ramirez-Ortiz 
32e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_CACHE_LINE_SIZE	(64)
33e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_CLUSTER_COUNT		(1)
34e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_CORE_COUNT		(4)
35e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_MAX_CPUS_PER_CLUSTER	(4)
36e35d0edbSJorge Ramirez-Ortiz 
37e35d0edbSJorge Ramirez-Ortiz /* IO framework user */
38e35d0edbSJorge Ramirez-Ortiz #define MAX_IO_DEVICES			(4)
39e35d0edbSJorge Ramirez-Ortiz #define MAX_IO_HANDLES			(4)
40e35d0edbSJorge Ramirez-Ortiz #define MAX_IO_BLOCK_DEVICES		(2)
41e35d0edbSJorge Ramirez-Ortiz 
42*8ad132b3SVictor Chong /* Memory size options */
43*8ad132b3SVictor Chong #define POPLAR_DRAM_SIZE_1G	0
44*8ad132b3SVictor Chong #define POPLAR_DRAM_SIZE_2G	1
45*8ad132b3SVictor Chong 
46e35d0edbSJorge Ramirez-Ortiz /* Memory map related constants */
47e35d0edbSJorge Ramirez-Ortiz #define DDR_BASE			(0x00000000)
48*8ad132b3SVictor Chong 
49*8ad132b3SVictor Chong #if (POPLAR_DRAM_SIZE_ID == POPLAR_DRAM_SIZE_2G)
50*8ad132b3SVictor Chong #define DDR_SIZE			(0x80000000)
51*8ad132b3SVictor Chong #elif (POPLAR_DRAM_SIZE_ID == POPLAR_DRAM_SIZE_1G)
52e35d0edbSJorge Ramirez-Ortiz #define DDR_SIZE			(0x40000000)
53*8ad132b3SVictor Chong #else
54*8ad132b3SVictor Chong #error "Currently unsupported POPLAR_DRAM_SIZE_ID value"
55*8ad132b3SVictor Chong #endif
56e35d0edbSJorge Ramirez-Ortiz 
57e35d0edbSJorge Ramirez-Ortiz #define DEVICE_BASE			(0xF0000000)
58e35d0edbSJorge Ramirez-Ortiz #define DEVICE_SIZE			(0x0F000000)
59e35d0edbSJorge Ramirez-Ortiz 
60e35d0edbSJorge Ramirez-Ortiz #define TEE_SEC_MEM_BASE		(0x70000000)
61e35d0edbSJorge Ramirez-Ortiz #define TEE_SEC_MEM_SIZE		(0x10000000)
62e35d0edbSJorge Ramirez-Ortiz 
63f336774bSVictor Chong /* Memory location options for TSP */
64f336774bSVictor Chong #define POPLAR_SRAM_ID	0
65f336774bSVictor Chong #define POPLAR_DRAM_ID	1
66f336774bSVictor Chong 
67f336774bSVictor Chong /*
6859149bbeSVictor Chong  * DDR for OP-TEE (26MB from 0x02400000 -0x04000000) is divided in several
69f336774bSVictor Chong  * regions:
70f336774bSVictor Chong  *   - Secure DDR (default is the top 16MB) used by OP-TEE
71f336774bSVictor Chong  *   - Non-secure DDR (4MB) reserved for OP-TEE's future use
72f336774bSVictor Chong  *   - Secure DDR (4MB aligned on 4MB) for OP-TEE's "Secure Data Path" feature
73f336774bSVictor Chong  *   - Non-secure DDR used by OP-TEE (shared memory and padding) (4MB)
74f336774bSVictor Chong  */
75f336774bSVictor Chong #define DDR_SEC_SIZE			0x01000000
76f336774bSVictor Chong #define DDR_SEC_BASE			0x03000000
77f336774bSVictor Chong 
78e35d0edbSJorge Ramirez-Ortiz #define BL_MEM_BASE			(BL1_RO_BASE)
79e35d0edbSJorge Ramirez-Ortiz #define BL_MEM_LIMIT			(BL31_LIMIT)
80e35d0edbSJorge Ramirez-Ortiz #define BL_MEM_SIZE			(BL_MEM_LIMIT - BL_MEM_BASE)
81e35d0edbSJorge Ramirez-Ortiz 
82f336774bSVictor Chong /*
83f336774bSVictor Chong  * BL3-2 specific defines.
84f336774bSVictor Chong  */
85f336774bSVictor Chong 
86f336774bSVictor Chong /*
87f336774bSVictor Chong  * The TSP currently executes from TZC secured area of DRAM.
88f336774bSVictor Chong  */
89f336774bSVictor Chong #define BL32_DRAM_BASE			0x03000000
90f336774bSVictor Chong #define BL32_DRAM_LIMIT			0x04000000
91f336774bSVictor Chong 
92f336774bSVictor Chong #if (POPLAR_TSP_RAM_LOCATION_ID == POPLAR_DRAM_ID)
93f336774bSVictor Chong #define TSP_SEC_MEM_BASE		BL32_DRAM_BASE
94f336774bSVictor Chong #define TSP_SEC_MEM_SIZE		(BL32_DRAM_LIMIT - BL32_DRAM_BASE)
95f336774bSVictor Chong #define BL32_BASE			BL32_DRAM_BASE
96f336774bSVictor Chong #define BL32_LIMIT			BL32_DRAM_LIMIT
97f336774bSVictor Chong #elif (POPLAR_TSP_RAM_LOCATION_ID == POPLAR_SRAM_ID)
98f336774bSVictor Chong #error "SRAM storage of TSP payload is currently unsupported"
99f336774bSVictor Chong #else
100f336774bSVictor Chong #error "Currently unsupported POPLAR_TSP_LOCATION_ID value"
101f336774bSVictor Chong #endif
102f336774bSVictor Chong 
103f336774bSVictor Chong /* BL32 is mandatory in AArch32 */
104f336774bSVictor Chong #ifndef AARCH32
105f336774bSVictor Chong #ifdef SPD_none
106f336774bSVictor Chong #undef BL32_BASE
107f336774bSVictor Chong #endif /* SPD_none */
108f336774bSVictor Chong #endif
109f336774bSVictor Chong 
11059149bbeSVictor Chong #define POPLAR_EMMC_DATA_BASE U(0x02200000)
11159149bbeSVictor Chong #define POPLAR_EMMC_DATA_SIZE EMMC_DESC_SIZE
11259149bbeSVictor Chong #define POPLAR_EMMC_DESC_BASE (POPLAR_EMMC_DATA_BASE + POPLAR_EMMC_DATA_SIZE)
11359149bbeSVictor Chong #define POPLAR_EMMC_DESC_SIZE EMMC_DESC_SIZE
11459149bbeSVictor Chong 
1155a3ec61fSVictor Chong #define PLAT_POPLAR_NS_IMAGE_OFFSET	0x37000000
116e35d0edbSJorge Ramirez-Ortiz 
117e35d0edbSJorge Ramirez-Ortiz /* Page table and MMU setup constants */
118e35d0edbSJorge Ramirez-Ortiz #define ADDR_SPACE_SIZE			(1ull << 32)
119e35d0edbSJorge Ramirez-Ortiz #define MAX_XLAT_TABLES			(4)
120e35d0edbSJorge Ramirez-Ortiz #define MAX_MMAP_REGIONS		(16)
121e35d0edbSJorge Ramirez-Ortiz 
122e35d0edbSJorge Ramirez-Ortiz #define CACHE_WRITEBACK_SHIFT		(6)
123e35d0edbSJorge Ramirez-Ortiz #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
124e35d0edbSJorge Ramirez-Ortiz 
125e35d0edbSJorge Ramirez-Ortiz /* Power states */
126e35d0edbSJorge Ramirez-Ortiz #define PLAT_MAX_PWR_LVL		(MPIDR_AFFLVL1)
127e35d0edbSJorge Ramirez-Ortiz #define PLAT_MAX_OFF_STATE		2
128e35d0edbSJorge Ramirez-Ortiz #define PLAT_MAX_RET_STATE		1
129e35d0edbSJorge Ramirez-Ortiz 
130e35d0edbSJorge Ramirez-Ortiz /* Interrupt controller */
131e35d0edbSJorge Ramirez-Ortiz #define PLAT_ARM_GICD_BASE	GICD_BASE
132e35d0edbSJorge Ramirez-Ortiz #define PLAT_ARM_GICC_BASE	GICC_BASE
133e35d0edbSJorge Ramirez-Ortiz 
134be9a7507SJeenu Viswambharan #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
135be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
136be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
137be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
138be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
139be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
140be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
141be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
142be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
143be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
144be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
145be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
146be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
147be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
148be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
149be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
150be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
151be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_TIMER0, GIC_HIGHEST_SEC_PRIORITY, grp, \
152be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
153be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_TIMER1, GIC_HIGHEST_SEC_PRIORITY, grp, \
154be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
155be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_TIMER2, GIC_HIGHEST_SEC_PRIORITY, grp, \
156be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
157be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_TIMER3, GIC_HIGHEST_SEC_PRIORITY, grp, \
158be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
159be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_AXI, GIC_HIGHEST_SEC_PRIORITY, grp, \
160be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL)
161e35d0edbSJorge Ramirez-Ortiz 
162be9a7507SJeenu Viswambharan #define PLAT_ARM_G0_IRQ_PROPS(grp)
163e35d0edbSJorge Ramirez-Ortiz 
164e35d0edbSJorge Ramirez-Ortiz #endif /* __PLATFORM_DEF_H__ */
165