xref: /rk3399_ARM-atf/plat/hisilicon/poplar/include/platform_def.h (revision 0d8052a4eacc73aa808bf4b242f9f64b62875b9d)
1e35d0edbSJorge Ramirez-Ortiz /*
2e35d0edbSJorge Ramirez-Ortiz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3e35d0edbSJorge Ramirez-Ortiz  *
4e35d0edbSJorge Ramirez-Ortiz  * SPDX-License-Identifier: BSD-3-Clause
5e35d0edbSJorge Ramirez-Ortiz  */
6e35d0edbSJorge Ramirez-Ortiz 
7e35d0edbSJorge Ramirez-Ortiz #ifndef __PLATFORM_DEF_H__
8e35d0edbSJorge Ramirez-Ortiz #define __PLATFORM_DEF_H__
9e35d0edbSJorge Ramirez-Ortiz 
10e35d0edbSJorge Ramirez-Ortiz #include <arch.h>
11e35d0edbSJorge Ramirez-Ortiz #include <common_def.h>
12be9a7507SJeenu Viswambharan #include <gic_common.h>
13be9a7507SJeenu Viswambharan #include <interrupt_props.h>
14e35d0edbSJorge Ramirez-Ortiz #include <tbbr/tbbr_img_def.h>
1559149bbeSVictor Chong #include <utils_def.h>
16e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h"
17e35d0edbSJorge Ramirez-Ortiz #include "poplar_layout.h"		/* BL memory region sizes, etc */
18e35d0edbSJorge Ramirez-Ortiz 
19*0d8052a4SVictor Chong /* Special value used to verify platform parameters from BL2 to BL3-1 */
20*0d8052a4SVictor Chong #define POPLAR_BL31_PLAT_PARAM_VAL	0x0f1e2d3c4b5a6978ULL
21*0d8052a4SVictor Chong 
22e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
23e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_LINKER_ARCH		aarch64
24e35d0edbSJorge Ramirez-Ortiz 
25e35d0edbSJorge Ramirez-Ortiz #define PLAT_ARM_CRASH_UART_BASE	PL011_UART0_BASE
26e35d0edbSJorge Ramirez-Ortiz #define PLAT_ARM_CRASH_UART_CLK_IN_HZ	PL011_UART0_CLK_IN_HZ
27e35d0edbSJorge Ramirez-Ortiz #define ARM_CONSOLE_BAUDRATE		PL011_BAUDRATE
28e35d0edbSJorge Ramirez-Ortiz 
29e35d0edbSJorge Ramirez-Ortiz /* Generic platform constants */
30e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_STACK_SIZE		(0x800)
31e35d0edbSJorge Ramirez-Ortiz 
32e35d0edbSJorge Ramirez-Ortiz #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
33e35d0edbSJorge Ramirez-Ortiz #define BOOT_EMMC_NAME			"l-loader.bin"
34e35d0edbSJorge Ramirez-Ortiz 
35e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_CACHE_LINE_SIZE	(64)
36e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_CLUSTER_COUNT		(1)
37e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_CORE_COUNT		(4)
38e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_MAX_CPUS_PER_CLUSTER	(4)
39e35d0edbSJorge Ramirez-Ortiz 
40e35d0edbSJorge Ramirez-Ortiz /* IO framework user */
41e35d0edbSJorge Ramirez-Ortiz #define MAX_IO_DEVICES			(4)
42e35d0edbSJorge Ramirez-Ortiz #define MAX_IO_HANDLES			(4)
43e35d0edbSJorge Ramirez-Ortiz #define MAX_IO_BLOCK_DEVICES		(2)
44e35d0edbSJorge Ramirez-Ortiz 
458ad132b3SVictor Chong /* Memory size options */
468ad132b3SVictor Chong #define POPLAR_DRAM_SIZE_1G	0
478ad132b3SVictor Chong #define POPLAR_DRAM_SIZE_2G	1
488ad132b3SVictor Chong 
49e35d0edbSJorge Ramirez-Ortiz /* Memory map related constants */
50e35d0edbSJorge Ramirez-Ortiz #define DDR_BASE			(0x00000000)
518ad132b3SVictor Chong 
528ad132b3SVictor Chong #if (POPLAR_DRAM_SIZE_ID == POPLAR_DRAM_SIZE_2G)
538ad132b3SVictor Chong #define DDR_SIZE			(0x80000000)
548ad132b3SVictor Chong #elif (POPLAR_DRAM_SIZE_ID == POPLAR_DRAM_SIZE_1G)
55e35d0edbSJorge Ramirez-Ortiz #define DDR_SIZE			(0x40000000)
568ad132b3SVictor Chong #else
578ad132b3SVictor Chong #error "Currently unsupported POPLAR_DRAM_SIZE_ID value"
588ad132b3SVictor Chong #endif
59e35d0edbSJorge Ramirez-Ortiz 
60e35d0edbSJorge Ramirez-Ortiz #define DEVICE_BASE			(0xF0000000)
61e35d0edbSJorge Ramirez-Ortiz #define DEVICE_SIZE			(0x0F000000)
62e35d0edbSJorge Ramirez-Ortiz 
63e35d0edbSJorge Ramirez-Ortiz #define TEE_SEC_MEM_BASE		(0x70000000)
64e35d0edbSJorge Ramirez-Ortiz #define TEE_SEC_MEM_SIZE		(0x10000000)
65e35d0edbSJorge Ramirez-Ortiz 
66f336774bSVictor Chong /* Memory location options for TSP */
67f336774bSVictor Chong #define POPLAR_SRAM_ID	0
68f336774bSVictor Chong #define POPLAR_DRAM_ID	1
69f336774bSVictor Chong 
70f336774bSVictor Chong /*
7159149bbeSVictor Chong  * DDR for OP-TEE (26MB from 0x02400000 -0x04000000) is divided in several
72f336774bSVictor Chong  * regions:
73f336774bSVictor Chong  *   - Secure DDR (default is the top 16MB) used by OP-TEE
74f336774bSVictor Chong  *   - Non-secure DDR (4MB) reserved for OP-TEE's future use
75f336774bSVictor Chong  *   - Secure DDR (4MB aligned on 4MB) for OP-TEE's "Secure Data Path" feature
76f336774bSVictor Chong  *   - Non-secure DDR used by OP-TEE (shared memory and padding) (4MB)
77f336774bSVictor Chong  */
78f336774bSVictor Chong #define DDR_SEC_SIZE			0x01000000
79f336774bSVictor Chong #define DDR_SEC_BASE			0x03000000
80f336774bSVictor Chong 
81f336774bSVictor Chong /*
82f336774bSVictor Chong  * BL3-2 specific defines.
83f336774bSVictor Chong  */
84f336774bSVictor Chong 
85f336774bSVictor Chong /*
86f336774bSVictor Chong  * The TSP currently executes from TZC secured area of DRAM.
87f336774bSVictor Chong  */
88f336774bSVictor Chong #define BL32_DRAM_BASE			0x03000000
89f336774bSVictor Chong #define BL32_DRAM_LIMIT			0x04000000
90f336774bSVictor Chong 
91f336774bSVictor Chong #if (POPLAR_TSP_RAM_LOCATION_ID == POPLAR_DRAM_ID)
92f336774bSVictor Chong #define TSP_SEC_MEM_BASE		BL32_DRAM_BASE
93f336774bSVictor Chong #define TSP_SEC_MEM_SIZE		(BL32_DRAM_LIMIT - BL32_DRAM_BASE)
94f336774bSVictor Chong #define BL32_BASE			BL32_DRAM_BASE
95f336774bSVictor Chong #define BL32_LIMIT			BL32_DRAM_LIMIT
96f336774bSVictor Chong #elif (POPLAR_TSP_RAM_LOCATION_ID == POPLAR_SRAM_ID)
97f336774bSVictor Chong #error "SRAM storage of TSP payload is currently unsupported"
98f336774bSVictor Chong #else
99f336774bSVictor Chong #error "Currently unsupported POPLAR_TSP_LOCATION_ID value"
100f336774bSVictor Chong #endif
101f336774bSVictor Chong 
102f336774bSVictor Chong /* BL32 is mandatory in AArch32 */
103f336774bSVictor Chong #ifndef AARCH32
104f336774bSVictor Chong #ifdef SPD_none
105f336774bSVictor Chong #undef BL32_BASE
106f336774bSVictor Chong #endif /* SPD_none */
107f336774bSVictor Chong #endif
108f336774bSVictor Chong 
10959149bbeSVictor Chong #define POPLAR_EMMC_DATA_BASE U(0x02200000)
11059149bbeSVictor Chong #define POPLAR_EMMC_DATA_SIZE EMMC_DESC_SIZE
11159149bbeSVictor Chong #define POPLAR_EMMC_DESC_BASE (POPLAR_EMMC_DATA_BASE + POPLAR_EMMC_DATA_SIZE)
11259149bbeSVictor Chong #define POPLAR_EMMC_DESC_SIZE EMMC_DESC_SIZE
11359149bbeSVictor Chong 
1145a3ec61fSVictor Chong #define PLAT_POPLAR_NS_IMAGE_OFFSET	0x37000000
115e35d0edbSJorge Ramirez-Ortiz 
116e35d0edbSJorge Ramirez-Ortiz /* Page table and MMU setup constants */
117e35d0edbSJorge Ramirez-Ortiz #define ADDR_SPACE_SIZE			(1ull << 32)
118e35d0edbSJorge Ramirez-Ortiz #define MAX_XLAT_TABLES			(4)
119e35d0edbSJorge Ramirez-Ortiz #define MAX_MMAP_REGIONS		(16)
120e35d0edbSJorge Ramirez-Ortiz 
121e35d0edbSJorge Ramirez-Ortiz #define CACHE_WRITEBACK_SHIFT		(6)
122e35d0edbSJorge Ramirez-Ortiz #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
123e35d0edbSJorge Ramirez-Ortiz 
124e35d0edbSJorge Ramirez-Ortiz /* Power states */
125e35d0edbSJorge Ramirez-Ortiz #define PLAT_MAX_PWR_LVL		(MPIDR_AFFLVL1)
126e35d0edbSJorge Ramirez-Ortiz #define PLAT_MAX_OFF_STATE		2
127e35d0edbSJorge Ramirez-Ortiz #define PLAT_MAX_RET_STATE		1
128e35d0edbSJorge Ramirez-Ortiz 
129e35d0edbSJorge Ramirez-Ortiz /* Interrupt controller */
130e35d0edbSJorge Ramirez-Ortiz #define PLAT_ARM_GICD_BASE	GICD_BASE
131e35d0edbSJorge Ramirez-Ortiz #define PLAT_ARM_GICC_BASE	GICC_BASE
132e35d0edbSJorge Ramirez-Ortiz 
133be9a7507SJeenu Viswambharan #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
134be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
135be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
136be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
137be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
138be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
139be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
140be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
141be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
142be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
143be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
144be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
145be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
146be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
147be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
148be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
149be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
150be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_TIMER0, GIC_HIGHEST_SEC_PRIORITY, grp, \
151be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
152be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_TIMER1, GIC_HIGHEST_SEC_PRIORITY, grp, \
153be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
154be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_TIMER2, GIC_HIGHEST_SEC_PRIORITY, grp, \
155be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
156be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_TIMER3, GIC_HIGHEST_SEC_PRIORITY, grp, \
157be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
158be9a7507SJeenu Viswambharan 	INTR_PROP_DESC(HISI_IRQ_SEC_AXI, GIC_HIGHEST_SEC_PRIORITY, grp, \
159be9a7507SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL)
160e35d0edbSJorge Ramirez-Ortiz 
161be9a7507SJeenu Viswambharan #define PLAT_ARM_G0_IRQ_PROPS(grp)
162e35d0edbSJorge Ramirez-Ortiz 
163e35d0edbSJorge Ramirez-Ortiz #endif /* __PLATFORM_DEF_H__ */
164