1e35d0edbSJorge Ramirez-Ortiz /* 2*28abb2c2SDeepika Bhavnani * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. 3e35d0edbSJorge Ramirez-Ortiz * 4e35d0edbSJorge Ramirez-Ortiz * SPDX-License-Identifier: BSD-3-Clause 5e35d0edbSJorge Ramirez-Ortiz */ 6e35d0edbSJorge Ramirez-Ortiz 71083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H 81083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H 9e35d0edbSJorge Ramirez-Ortiz 10e35d0edbSJorge Ramirez-Ortiz #include <arch.h> 1109d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 1209d40e0eSAntonio Nino Diaz #include <common/tbbr/tbbr_img_def.h> 1309d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 1409d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1509d40e0eSAntonio Nino Diaz #include <plat/common/common_def.h> 1609d40e0eSAntonio Nino Diaz 17e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h" 18e35d0edbSJorge Ramirez-Ortiz #include "poplar_layout.h" /* BL memory region sizes, etc */ 19e35d0edbSJorge Ramirez-Ortiz 200d8052a4SVictor Chong /* Special value used to verify platform parameters from BL2 to BL3-1 */ 210d8052a4SVictor Chong #define POPLAR_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL 220d8052a4SVictor Chong 23e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 24e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_LINKER_ARCH aarch64 25e35d0edbSJorge Ramirez-Ortiz 260818e9e8SAntonio Nino Diaz #define POPLAR_CRASH_UART_BASE PL011_UART0_BASE 270818e9e8SAntonio Nino Diaz #define POPLAR_CRASH_UART_CLK_IN_HZ PL011_UART0_CLK_IN_HZ 280818e9e8SAntonio Nino Diaz #define POPLAR_CONSOLE_BAUDRATE PL011_BAUDRATE 29e35d0edbSJorge Ramirez-Ortiz 30e35d0edbSJorge Ramirez-Ortiz /* Generic platform constants */ 31e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_STACK_SIZE (0x800) 32e35d0edbSJorge Ramirez-Ortiz 33e35d0edbSJorge Ramirez-Ortiz #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 34e35d0edbSJorge Ramirez-Ortiz #define BOOT_EMMC_NAME "l-loader.bin" 35e35d0edbSJorge Ramirez-Ortiz 36e35d0edbSJorge Ramirez-Ortiz #define PLATFORM_CACHE_LINE_SIZE (64) 37*28abb2c2SDeepika Bhavnani #define PLATFORM_CLUSTER_COUNT U(1) 38*28abb2c2SDeepika Bhavnani #define PLATFORM_CORE_COUNT U(4) 39*28abb2c2SDeepika Bhavnani #define PLATFORM_MAX_CPUS_PER_CLUSTER U(4) 40e35d0edbSJorge Ramirez-Ortiz 41e35d0edbSJorge Ramirez-Ortiz /* IO framework user */ 42e35d0edbSJorge Ramirez-Ortiz #define MAX_IO_DEVICES (4) 43e35d0edbSJorge Ramirez-Ortiz #define MAX_IO_HANDLES (4) 44b7c6529cSYann Gautier #define MAX_IO_BLOCK_DEVICES U(2) 45e35d0edbSJorge Ramirez-Ortiz 468ad132b3SVictor Chong /* Memory size options */ 478ad132b3SVictor Chong #define POPLAR_DRAM_SIZE_1G 0 488ad132b3SVictor Chong #define POPLAR_DRAM_SIZE_2G 1 498ad132b3SVictor Chong 50e35d0edbSJorge Ramirez-Ortiz /* Memory map related constants */ 51e35d0edbSJorge Ramirez-Ortiz #define DDR_BASE (0x00000000) 528ad132b3SVictor Chong 538ad132b3SVictor Chong #if (POPLAR_DRAM_SIZE_ID == POPLAR_DRAM_SIZE_2G) 548ad132b3SVictor Chong #define DDR_SIZE (0x80000000) 558ad132b3SVictor Chong #elif (POPLAR_DRAM_SIZE_ID == POPLAR_DRAM_SIZE_1G) 56e35d0edbSJorge Ramirez-Ortiz #define DDR_SIZE (0x40000000) 578ad132b3SVictor Chong #else 588ad132b3SVictor Chong #error "Currently unsupported POPLAR_DRAM_SIZE_ID value" 598ad132b3SVictor Chong #endif 60e35d0edbSJorge Ramirez-Ortiz 61e35d0edbSJorge Ramirez-Ortiz #define DEVICE_BASE (0xF0000000) 62e35d0edbSJorge Ramirez-Ortiz #define DEVICE_SIZE (0x0F000000) 63e35d0edbSJorge Ramirez-Ortiz 64e35d0edbSJorge Ramirez-Ortiz #define TEE_SEC_MEM_BASE (0x70000000) 65e35d0edbSJorge Ramirez-Ortiz #define TEE_SEC_MEM_SIZE (0x10000000) 66e35d0edbSJorge Ramirez-Ortiz 67f336774bSVictor Chong /* Memory location options for TSP */ 68f336774bSVictor Chong #define POPLAR_SRAM_ID 0 69f336774bSVictor Chong #define POPLAR_DRAM_ID 1 70f336774bSVictor Chong 71f336774bSVictor Chong /* 7259149bbeSVictor Chong * DDR for OP-TEE (26MB from 0x02400000 -0x04000000) is divided in several 73f336774bSVictor Chong * regions: 74f336774bSVictor Chong * - Secure DDR (default is the top 16MB) used by OP-TEE 75f336774bSVictor Chong * - Non-secure DDR (4MB) reserved for OP-TEE's future use 76f336774bSVictor Chong * - Secure DDR (4MB aligned on 4MB) for OP-TEE's "Secure Data Path" feature 77f336774bSVictor Chong * - Non-secure DDR used by OP-TEE (shared memory and padding) (4MB) 78f336774bSVictor Chong */ 79f336774bSVictor Chong #define DDR_SEC_SIZE 0x01000000 80f336774bSVictor Chong #define DDR_SEC_BASE 0x03000000 81f336774bSVictor Chong 82f336774bSVictor Chong /* 83f336774bSVictor Chong * BL3-2 specific defines. 84f336774bSVictor Chong */ 85f336774bSVictor Chong 86f336774bSVictor Chong /* 87f336774bSVictor Chong * The TSP currently executes from TZC secured area of DRAM. 88f336774bSVictor Chong */ 89f336774bSVictor Chong #define BL32_DRAM_BASE 0x03000000 90f336774bSVictor Chong #define BL32_DRAM_LIMIT 0x04000000 91f336774bSVictor Chong 92f3d522beSVictor Chong #ifdef SPD_opteed 93f3d522beSVictor Chong /* Load pageable part of OP-TEE at end of allocated DRAM space for BL32 */ 94f3d522beSVictor Chong #define POPLAR_OPTEE_PAGEABLE_LOAD_SIZE 0x400000 /* 4MB */ 95f3d522beSVictor Chong #define POPLAR_OPTEE_PAGEABLE_LOAD_BASE (BL32_DRAM_LIMIT - POPLAR_OPTEE_PAGEABLE_LOAD_SIZE) /* 0x03C0_0000 */ 96f3d522beSVictor Chong #endif 97f3d522beSVictor Chong 98f336774bSVictor Chong #if (POPLAR_TSP_RAM_LOCATION_ID == POPLAR_DRAM_ID) 99f336774bSVictor Chong #define TSP_SEC_MEM_BASE BL32_DRAM_BASE 100f336774bSVictor Chong #define TSP_SEC_MEM_SIZE (BL32_DRAM_LIMIT - BL32_DRAM_BASE) 101f336774bSVictor Chong #define BL32_BASE BL32_DRAM_BASE 102f336774bSVictor Chong #define BL32_LIMIT BL32_DRAM_LIMIT 103f336774bSVictor Chong #elif (POPLAR_TSP_RAM_LOCATION_ID == POPLAR_SRAM_ID) 104f336774bSVictor Chong #error "SRAM storage of TSP payload is currently unsupported" 105f336774bSVictor Chong #else 106f336774bSVictor Chong #error "Currently unsupported POPLAR_TSP_LOCATION_ID value" 107f336774bSVictor Chong #endif 108f336774bSVictor Chong 109f336774bSVictor Chong /* BL32 is mandatory in AArch32 */ 110402b3cf8SJulius Werner #ifdef __aarch64__ 111f336774bSVictor Chong #ifdef SPD_none 112f336774bSVictor Chong #undef BL32_BASE 113f336774bSVictor Chong #endif /* SPD_none */ 114f336774bSVictor Chong #endif 115f336774bSVictor Chong 11659149bbeSVictor Chong #define POPLAR_EMMC_DATA_BASE U(0x02200000) 11759149bbeSVictor Chong #define POPLAR_EMMC_DATA_SIZE EMMC_DESC_SIZE 11859149bbeSVictor Chong #define POPLAR_EMMC_DESC_BASE (POPLAR_EMMC_DATA_BASE + POPLAR_EMMC_DATA_SIZE) 11959149bbeSVictor Chong #define POPLAR_EMMC_DESC_SIZE EMMC_DESC_SIZE 12059149bbeSVictor Chong 1215a3ec61fSVictor Chong #define PLAT_POPLAR_NS_IMAGE_OFFSET 0x37000000 122e35d0edbSJorge Ramirez-Ortiz 123e35d0edbSJorge Ramirez-Ortiz /* Page table and MMU setup constants */ 12482fbaa33SAntonio Nino Diaz #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 12582fbaa33SAntonio Nino Diaz #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 126e35d0edbSJorge Ramirez-Ortiz #define MAX_XLAT_TABLES (4) 127e35d0edbSJorge Ramirez-Ortiz #define MAX_MMAP_REGIONS (16) 128e35d0edbSJorge Ramirez-Ortiz 129e35d0edbSJorge Ramirez-Ortiz #define CACHE_WRITEBACK_SHIFT (6) 130e35d0edbSJorge Ramirez-Ortiz #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 131e35d0edbSJorge Ramirez-Ortiz 132e35d0edbSJorge Ramirez-Ortiz /* Power states */ 133e35d0edbSJorge Ramirez-Ortiz #define PLAT_MAX_PWR_LVL (MPIDR_AFFLVL1) 1341083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE U(2) 1351083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE U(1) 136e35d0edbSJorge Ramirez-Ortiz 137e35d0edbSJorge Ramirez-Ortiz /* Interrupt controller */ 1380818e9e8SAntonio Nino Diaz #define POPLAR_GICD_BASE GICD_BASE 1390818e9e8SAntonio Nino Diaz #define POPLAR_GICC_BASE GICC_BASE 140e35d0edbSJorge Ramirez-Ortiz 1410818e9e8SAntonio Nino Diaz #define POPLAR_G1S_IRQ_PROPS(grp) \ 142be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \ 143be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 144be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 145be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 146be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \ 147be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 148be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \ 149be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 150be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \ 151be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 152be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \ 153be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 154be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \ 155be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 156be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \ 157be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 158be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_TIMER0, GIC_HIGHEST_SEC_PRIORITY, grp, \ 159be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 160be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_TIMER1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 161be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 162be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_TIMER2, GIC_HIGHEST_SEC_PRIORITY, grp, \ 163be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 164be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_TIMER3, GIC_HIGHEST_SEC_PRIORITY, grp, \ 165be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL), \ 166be9a7507SJeenu Viswambharan INTR_PROP_DESC(HISI_IRQ_SEC_AXI, GIC_HIGHEST_SEC_PRIORITY, grp, \ 167be9a7507SJeenu Viswambharan GIC_INTR_CFG_LEVEL) 168e35d0edbSJorge Ramirez-Ortiz 1690818e9e8SAntonio Nino Diaz #define POPLAR_G0_IRQ_PROPS(grp) 170e35d0edbSJorge Ramirez-Ortiz 1711083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */ 172