xref: /rk3399_ARM-atf/plat/hisilicon/poplar/bl31_plat_setup.c (revision e35d0edbbf5f55f2da5fa54ab5518149c18de622)
1*e35d0edbSJorge Ramirez-Ortiz /*
2*e35d0edbSJorge Ramirez-Ortiz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3*e35d0edbSJorge Ramirez-Ortiz  *
4*e35d0edbSJorge Ramirez-Ortiz  * SPDX-License-Identifier: BSD-3-Clause
5*e35d0edbSJorge Ramirez-Ortiz  */
6*e35d0edbSJorge Ramirez-Ortiz 
7*e35d0edbSJorge Ramirez-Ortiz #include <arch.h>
8*e35d0edbSJorge Ramirez-Ortiz #include <arch_helpers.h>
9*e35d0edbSJorge Ramirez-Ortiz #include <arm_gic.h>
10*e35d0edbSJorge Ramirez-Ortiz #include <assert.h>
11*e35d0edbSJorge Ramirez-Ortiz #include <bl31.h>
12*e35d0edbSJorge Ramirez-Ortiz #include <bl_common.h>
13*e35d0edbSJorge Ramirez-Ortiz #include <console.h>
14*e35d0edbSJorge Ramirez-Ortiz #include <cortex_a53.h>
15*e35d0edbSJorge Ramirez-Ortiz #include <debug.h>
16*e35d0edbSJorge Ramirez-Ortiz #include <errno.h>
17*e35d0edbSJorge Ramirez-Ortiz #include <generic_delay_timer.h>
18*e35d0edbSJorge Ramirez-Ortiz #include <mmio.h>
19*e35d0edbSJorge Ramirez-Ortiz #include <plat_arm.h>
20*e35d0edbSJorge Ramirez-Ortiz #include <platform.h>
21*e35d0edbSJorge Ramirez-Ortiz #include <stddef.h>
22*e35d0edbSJorge Ramirez-Ortiz #include <string.h>
23*e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h"
24*e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h"
25*e35d0edbSJorge Ramirez-Ortiz #include "platform_def.h"
26*e35d0edbSJorge Ramirez-Ortiz 
27*e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for code and RO data sections */
28*e35d0edbSJorge Ramirez-Ortiz #define BL31_RO_BASE	(unsigned long)(&__RO_START__)
29*e35d0edbSJorge Ramirez-Ortiz #define BL31_RO_LIMIT	(unsigned long)(&__RO_END__)
30*e35d0edbSJorge Ramirez-Ortiz 
31*e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for coherent memory section */
32*e35d0edbSJorge Ramirez-Ortiz #define BL31_COHERENT_RAM_BASE	(unsigned long)(&__COHERENT_RAM_START__)
33*e35d0edbSJorge Ramirez-Ortiz #define BL31_COHERENT_RAM_LIMIT	(unsigned long)(&__COHERENT_RAM_END__)
34*e35d0edbSJorge Ramirez-Ortiz 
35*e35d0edbSJorge Ramirez-Ortiz static entry_point_info_t bl33_image_ep_info;
36*e35d0edbSJorge Ramirez-Ortiz 
37*e35d0edbSJorge Ramirez-Ortiz entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
38*e35d0edbSJorge Ramirez-Ortiz {
39*e35d0edbSJorge Ramirez-Ortiz 	return &bl33_image_ep_info;
40*e35d0edbSJorge Ramirez-Ortiz }
41*e35d0edbSJorge Ramirez-Ortiz 
42*e35d0edbSJorge Ramirez-Ortiz void bl31_early_platform_setup(bl31_params_t *from_bl2,
43*e35d0edbSJorge Ramirez-Ortiz 			       void *plat_params_from_bl2)
44*e35d0edbSJorge Ramirez-Ortiz {
45*e35d0edbSJorge Ramirez-Ortiz 	console_init(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, PL011_BAUDRATE);
46*e35d0edbSJorge Ramirez-Ortiz 
47*e35d0edbSJorge Ramirez-Ortiz 	/* Init console for crash report */
48*e35d0edbSJorge Ramirez-Ortiz 	plat_crash_console_init();
49*e35d0edbSJorge Ramirez-Ortiz 
50*e35d0edbSJorge Ramirez-Ortiz 	bl33_image_ep_info = *from_bl2->bl33_ep_info;
51*e35d0edbSJorge Ramirez-Ortiz }
52*e35d0edbSJorge Ramirez-Ortiz 
53*e35d0edbSJorge Ramirez-Ortiz void bl31_platform_setup(void)
54*e35d0edbSJorge Ramirez-Ortiz {
55*e35d0edbSJorge Ramirez-Ortiz 	/* Init arch timer */
56*e35d0edbSJorge Ramirez-Ortiz 	generic_delay_timer_init();
57*e35d0edbSJorge Ramirez-Ortiz 
58*e35d0edbSJorge Ramirez-Ortiz 	/* Init GIC distributor and CPU interface */
59*e35d0edbSJorge Ramirez-Ortiz 	plat_arm_gic_driver_init();
60*e35d0edbSJorge Ramirez-Ortiz 	plat_arm_gic_init();
61*e35d0edbSJorge Ramirez-Ortiz }
62*e35d0edbSJorge Ramirez-Ortiz 
63*e35d0edbSJorge Ramirez-Ortiz void bl31_plat_runtime_setup(void)
64*e35d0edbSJorge Ramirez-Ortiz {
65*e35d0edbSJorge Ramirez-Ortiz 	/* do nothing */
66*e35d0edbSJorge Ramirez-Ortiz }
67*e35d0edbSJorge Ramirez-Ortiz 
68*e35d0edbSJorge Ramirez-Ortiz void bl31_plat_arch_setup(void)
69*e35d0edbSJorge Ramirez-Ortiz {
70*e35d0edbSJorge Ramirez-Ortiz 	plat_configure_mmu_el3(BL31_RO_BASE,
71*e35d0edbSJorge Ramirez-Ortiz 			       (BL31_COHERENT_RAM_LIMIT - BL31_RO_BASE),
72*e35d0edbSJorge Ramirez-Ortiz 			       BL31_RO_BASE,
73*e35d0edbSJorge Ramirez-Ortiz 			       BL31_RO_LIMIT,
74*e35d0edbSJorge Ramirez-Ortiz 			       BL31_COHERENT_RAM_BASE,
75*e35d0edbSJorge Ramirez-Ortiz 			       BL31_COHERENT_RAM_LIMIT);
76*e35d0edbSJorge Ramirez-Ortiz 
77*e35d0edbSJorge Ramirez-Ortiz 	INFO("Boot BL33 from 0x%lx for %lu Bytes\n",
78*e35d0edbSJorge Ramirez-Ortiz 	     bl33_image_ep_info.pc, bl33_image_ep_info.args.arg2);
79*e35d0edbSJorge Ramirez-Ortiz }
80