xref: /rk3399_ARM-atf/plat/hisilicon/poplar/bl31_plat_setup.c (revision d45a1c303e71221086eb2464c5f3d506eeccb50a)
1e35d0edbSJorge Ramirez-Ortiz /*
2e35d0edbSJorge Ramirez-Ortiz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3e35d0edbSJorge Ramirez-Ortiz  *
4e35d0edbSJorge Ramirez-Ortiz  * SPDX-License-Identifier: BSD-3-Clause
5e35d0edbSJorge Ramirez-Ortiz  */
6e35d0edbSJorge Ramirez-Ortiz 
7e35d0edbSJorge Ramirez-Ortiz #include <arch.h>
8e35d0edbSJorge Ramirez-Ortiz #include <arch_helpers.h>
9e35d0edbSJorge Ramirez-Ortiz #include <arm_gic.h>
10e35d0edbSJorge Ramirez-Ortiz #include <assert.h>
11e35d0edbSJorge Ramirez-Ortiz #include <bl31.h>
12e35d0edbSJorge Ramirez-Ortiz #include <bl_common.h>
13e35d0edbSJorge Ramirez-Ortiz #include <console.h>
14e35d0edbSJorge Ramirez-Ortiz #include <cortex_a53.h>
15e35d0edbSJorge Ramirez-Ortiz #include <debug.h>
16e35d0edbSJorge Ramirez-Ortiz #include <errno.h>
17e35d0edbSJorge Ramirez-Ortiz #include <generic_delay_timer.h>
18e35d0edbSJorge Ramirez-Ortiz #include <mmio.h>
19e35d0edbSJorge Ramirez-Ortiz #include <plat_arm.h>
20e35d0edbSJorge Ramirez-Ortiz #include <platform.h>
21e35d0edbSJorge Ramirez-Ortiz #include <stddef.h>
22e35d0edbSJorge Ramirez-Ortiz #include <string.h>
23e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h"
24e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h"
25e35d0edbSJorge Ramirez-Ortiz #include "platform_def.h"
26e35d0edbSJorge Ramirez-Ortiz 
27e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for code and RO data sections */
28e35d0edbSJorge Ramirez-Ortiz #define BL31_RO_BASE	(unsigned long)(&__RO_START__)
29e35d0edbSJorge Ramirez-Ortiz #define BL31_RO_LIMIT	(unsigned long)(&__RO_END__)
30e35d0edbSJorge Ramirez-Ortiz 
31e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for coherent memory section */
32e35d0edbSJorge Ramirez-Ortiz #define BL31_COHERENT_RAM_BASE	(unsigned long)(&__COHERENT_RAM_START__)
33e35d0edbSJorge Ramirez-Ortiz #define BL31_COHERENT_RAM_LIMIT	(unsigned long)(&__COHERENT_RAM_END__)
34e35d0edbSJorge Ramirez-Ortiz 
35*d45a1c30SJiancheng Xue #define TZPC_SEC_ATTR_CTRL_VALUE (0x9DB98D45)
36*d45a1c30SJiancheng Xue 
37e35d0edbSJorge Ramirez-Ortiz static entry_point_info_t bl33_image_ep_info;
38e35d0edbSJorge Ramirez-Ortiz 
39*d45a1c30SJiancheng Xue static void hisi_tzpc_sec_init(void)
40*d45a1c30SJiancheng Xue {
41*d45a1c30SJiancheng Xue 	mmio_write_32(HISI_TZPC_SEC_ATTR_CTRL, TZPC_SEC_ATTR_CTRL_VALUE);
42*d45a1c30SJiancheng Xue }
43*d45a1c30SJiancheng Xue 
44e35d0edbSJorge Ramirez-Ortiz entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
45e35d0edbSJorge Ramirez-Ortiz {
46e35d0edbSJorge Ramirez-Ortiz 	return &bl33_image_ep_info;
47e35d0edbSJorge Ramirez-Ortiz }
48e35d0edbSJorge Ramirez-Ortiz 
49e35d0edbSJorge Ramirez-Ortiz void bl31_early_platform_setup(bl31_params_t *from_bl2,
50e35d0edbSJorge Ramirez-Ortiz 			       void *plat_params_from_bl2)
51e35d0edbSJorge Ramirez-Ortiz {
52e35d0edbSJorge Ramirez-Ortiz 	console_init(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, PL011_BAUDRATE);
53e35d0edbSJorge Ramirez-Ortiz 
54e35d0edbSJorge Ramirez-Ortiz 	/* Init console for crash report */
55e35d0edbSJorge Ramirez-Ortiz 	plat_crash_console_init();
56e35d0edbSJorge Ramirez-Ortiz 
57e35d0edbSJorge Ramirez-Ortiz 	bl33_image_ep_info = *from_bl2->bl33_ep_info;
58e35d0edbSJorge Ramirez-Ortiz }
59e35d0edbSJorge Ramirez-Ortiz 
60e35d0edbSJorge Ramirez-Ortiz void bl31_platform_setup(void)
61e35d0edbSJorge Ramirez-Ortiz {
62e35d0edbSJorge Ramirez-Ortiz 	/* Init arch timer */
63e35d0edbSJorge Ramirez-Ortiz 	generic_delay_timer_init();
64e35d0edbSJorge Ramirez-Ortiz 
65e35d0edbSJorge Ramirez-Ortiz 	/* Init GIC distributor and CPU interface */
66e35d0edbSJorge Ramirez-Ortiz 	plat_arm_gic_driver_init();
67e35d0edbSJorge Ramirez-Ortiz 	plat_arm_gic_init();
68*d45a1c30SJiancheng Xue 
69*d45a1c30SJiancheng Xue 	/* Init security properties of IP blocks */
70*d45a1c30SJiancheng Xue 	hisi_tzpc_sec_init();
71e35d0edbSJorge Ramirez-Ortiz }
72e35d0edbSJorge Ramirez-Ortiz 
73e35d0edbSJorge Ramirez-Ortiz void bl31_plat_runtime_setup(void)
74e35d0edbSJorge Ramirez-Ortiz {
75e35d0edbSJorge Ramirez-Ortiz 	/* do nothing */
76e35d0edbSJorge Ramirez-Ortiz }
77e35d0edbSJorge Ramirez-Ortiz 
78e35d0edbSJorge Ramirez-Ortiz void bl31_plat_arch_setup(void)
79e35d0edbSJorge Ramirez-Ortiz {
80e35d0edbSJorge Ramirez-Ortiz 	plat_configure_mmu_el3(BL31_RO_BASE,
81e35d0edbSJorge Ramirez-Ortiz 			       (BL31_COHERENT_RAM_LIMIT - BL31_RO_BASE),
82e35d0edbSJorge Ramirez-Ortiz 			       BL31_RO_BASE,
83e35d0edbSJorge Ramirez-Ortiz 			       BL31_RO_LIMIT,
84e35d0edbSJorge Ramirez-Ortiz 			       BL31_COHERENT_RAM_BASE,
85e35d0edbSJorge Ramirez-Ortiz 			       BL31_COHERENT_RAM_LIMIT);
86e35d0edbSJorge Ramirez-Ortiz 
87e35d0edbSJorge Ramirez-Ortiz 	INFO("Boot BL33 from 0x%lx for %lu Bytes\n",
88e35d0edbSJorge Ramirez-Ortiz 	     bl33_image_ep_info.pc, bl33_image_ep_info.args.arg2);
89e35d0edbSJorge Ramirez-Ortiz }
90