1e35d0edbSJorge Ramirez-Ortiz /* 2e35d0edbSJorge Ramirez-Ortiz * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 3e35d0edbSJorge Ramirez-Ortiz * 4e35d0edbSJorge Ramirez-Ortiz * SPDX-License-Identifier: BSD-3-Clause 5e35d0edbSJorge Ramirez-Ortiz */ 6e35d0edbSJorge Ramirez-Ortiz 7e35d0edbSJorge Ramirez-Ortiz #include <arch.h> 8e35d0edbSJorge Ramirez-Ortiz #include <arch_helpers.h> 9e35d0edbSJorge Ramirez-Ortiz #include <arm_gic.h> 10e35d0edbSJorge Ramirez-Ortiz #include <assert.h> 11e35d0edbSJorge Ramirez-Ortiz #include <bl31.h> 12e35d0edbSJorge Ramirez-Ortiz #include <bl_common.h> 13e35d0edbSJorge Ramirez-Ortiz #include <console.h> 14e35d0edbSJorge Ramirez-Ortiz #include <cortex_a53.h> 15e35d0edbSJorge Ramirez-Ortiz #include <debug.h> 16e35d0edbSJorge Ramirez-Ortiz #include <errno.h> 17e35d0edbSJorge Ramirez-Ortiz #include <generic_delay_timer.h> 18e35d0edbSJorge Ramirez-Ortiz #include <mmio.h> 19e35d0edbSJorge Ramirez-Ortiz #include <plat_arm.h> 20e35d0edbSJorge Ramirez-Ortiz #include <platform.h> 21e35d0edbSJorge Ramirez-Ortiz #include <stddef.h> 22e35d0edbSJorge Ramirez-Ortiz #include <string.h> 23e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h" 24e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h" 25e35d0edbSJorge Ramirez-Ortiz #include "platform_def.h" 26e35d0edbSJorge Ramirez-Ortiz 27e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for code and RO data sections */ 28e35d0edbSJorge Ramirez-Ortiz #define BL31_RO_BASE (unsigned long)(&__RO_START__) 29e35d0edbSJorge Ramirez-Ortiz #define BL31_RO_LIMIT (unsigned long)(&__RO_END__) 30e35d0edbSJorge Ramirez-Ortiz 31e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for coherent memory section */ 32e35d0edbSJorge Ramirez-Ortiz #define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) 33e35d0edbSJorge Ramirez-Ortiz #define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) 34e35d0edbSJorge Ramirez-Ortiz 35d45a1c30SJiancheng Xue #define TZPC_SEC_ATTR_CTRL_VALUE (0x9DB98D45) 36d45a1c30SJiancheng Xue 37f336774bSVictor Chong static entry_point_info_t bl32_image_ep_info; 38e35d0edbSJorge Ramirez-Ortiz static entry_point_info_t bl33_image_ep_info; 39e35d0edbSJorge Ramirez-Ortiz 40d45a1c30SJiancheng Xue static void hisi_tzpc_sec_init(void) 41d45a1c30SJiancheng Xue { 42d45a1c30SJiancheng Xue mmio_write_32(HISI_TZPC_SEC_ATTR_CTRL, TZPC_SEC_ATTR_CTRL_VALUE); 43d45a1c30SJiancheng Xue } 44d45a1c30SJiancheng Xue 45e35d0edbSJorge Ramirez-Ortiz entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 46e35d0edbSJorge Ramirez-Ortiz { 47f336774bSVictor Chong entry_point_info_t *next_image_info; 48f336774bSVictor Chong 49f336774bSVictor Chong assert(sec_state_is_valid(type)); 50f336774bSVictor Chong next_image_info = (type == NON_SECURE) 51f336774bSVictor Chong ? &bl33_image_ep_info : &bl32_image_ep_info; 52f336774bSVictor Chong /* 53f336774bSVictor Chong * None of the images on the ARM development platforms can have 0x0 54f336774bSVictor Chong * as the entrypoint 55f336774bSVictor Chong */ 56f336774bSVictor Chong if (next_image_info->pc) 57f336774bSVictor Chong return next_image_info; 58f336774bSVictor Chong else 59f336774bSVictor Chong return NULL; 60e35d0edbSJorge Ramirez-Ortiz } 61e35d0edbSJorge Ramirez-Ortiz 62*0d8052a4SVictor Chong /******************************************************************************* 63*0d8052a4SVictor Chong * Perform any BL31 early platform setup common to ARM standard platforms. 64*0d8052a4SVictor Chong * Here is an opportunity to copy parameters passed by the calling EL (S-EL1 65*0d8052a4SVictor Chong * in BL2 & S-EL3 in BL1) before they are lost (potentially). This needs to be 66*0d8052a4SVictor Chong * done before the MMU is initialized so that the memory layout can be used 67*0d8052a4SVictor Chong * while creating page tables. BL2 has flushed this information to memory, so 68*0d8052a4SVictor Chong * we are guaranteed to pick up good data. 69*0d8052a4SVictor Chong ******************************************************************************/ 70*0d8052a4SVictor Chong #if LOAD_IMAGE_V2 71*0d8052a4SVictor Chong void bl31_early_platform_setup(void *from_bl2, 72*0d8052a4SVictor Chong void *plat_params_from_bl2) 73*0d8052a4SVictor Chong #else 74e35d0edbSJorge Ramirez-Ortiz void bl31_early_platform_setup(bl31_params_t *from_bl2, 75e35d0edbSJorge Ramirez-Ortiz void *plat_params_from_bl2) 76*0d8052a4SVictor Chong #endif 77e35d0edbSJorge Ramirez-Ortiz { 78e35d0edbSJorge Ramirez-Ortiz console_init(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, PL011_BAUDRATE); 79e35d0edbSJorge Ramirez-Ortiz 80e35d0edbSJorge Ramirez-Ortiz /* Init console for crash report */ 81e35d0edbSJorge Ramirez-Ortiz plat_crash_console_init(); 82e35d0edbSJorge Ramirez-Ortiz 83*0d8052a4SVictor Chong #if LOAD_IMAGE_V2 84*0d8052a4SVictor Chong /* 85*0d8052a4SVictor Chong * Check params passed from BL2 should not be NULL, 86*0d8052a4SVictor Chong */ 87*0d8052a4SVictor Chong bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 88*0d8052a4SVictor Chong 89*0d8052a4SVictor Chong assert(params_from_bl2 != NULL); 90*0d8052a4SVictor Chong assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 91*0d8052a4SVictor Chong assert(params_from_bl2->h.version >= VERSION_2); 92*0d8052a4SVictor Chong 93*0d8052a4SVictor Chong bl_params_node_t *bl_params = params_from_bl2->head; 94*0d8052a4SVictor Chong 95*0d8052a4SVictor Chong /* 96*0d8052a4SVictor Chong * Copy BL33 and BL32 (if present), entry point information. 97*0d8052a4SVictor Chong * They are stored in Secure RAM, in BL2's address space. 98*0d8052a4SVictor Chong */ 99*0d8052a4SVictor Chong while (bl_params) { 100*0d8052a4SVictor Chong if (bl_params->image_id == BL32_IMAGE_ID) 101*0d8052a4SVictor Chong bl32_image_ep_info = *bl_params->ep_info; 102*0d8052a4SVictor Chong 103*0d8052a4SVictor Chong if (bl_params->image_id == BL33_IMAGE_ID) 104*0d8052a4SVictor Chong bl33_image_ep_info = *bl_params->ep_info; 105*0d8052a4SVictor Chong 106*0d8052a4SVictor Chong bl_params = bl_params->next_params_info; 107*0d8052a4SVictor Chong } 108*0d8052a4SVictor Chong 109*0d8052a4SVictor Chong if (bl33_image_ep_info.pc == 0) 110*0d8052a4SVictor Chong panic(); 111*0d8052a4SVictor Chong 112*0d8052a4SVictor Chong #else /* LOAD_IMAGE_V2 */ 113*0d8052a4SVictor Chong 114*0d8052a4SVictor Chong /* 115*0d8052a4SVictor Chong * Check params passed from BL2 should not be NULL, 116*0d8052a4SVictor Chong */ 117*0d8052a4SVictor Chong assert(params_from_bl2 != NULL); 118*0d8052a4SVictor Chong assert(params_from_bl2->h.type == PARAM_BL31); 119*0d8052a4SVictor Chong assert(params_from_bl2->h.version >= VERSION_1); 120f336774bSVictor Chong 121f336774bSVictor Chong /* 122f336774bSVictor Chong * Copy BL32 (if populated by BL2) and BL33 entry point information. 123f336774bSVictor Chong * They are stored in Secure RAM, in BL2's address space. 124f336774bSVictor Chong */ 125f336774bSVictor Chong if (from_bl2->bl32_ep_info) 126f336774bSVictor Chong bl32_image_ep_info = *from_bl2->bl32_ep_info; 127e35d0edbSJorge Ramirez-Ortiz bl33_image_ep_info = *from_bl2->bl33_ep_info; 128*0d8052a4SVictor Chong #endif /* LOAD_IMAGE_V2 */ 129e35d0edbSJorge Ramirez-Ortiz } 130e35d0edbSJorge Ramirez-Ortiz 131e35d0edbSJorge Ramirez-Ortiz void bl31_platform_setup(void) 132e35d0edbSJorge Ramirez-Ortiz { 133e35d0edbSJorge Ramirez-Ortiz /* Init arch timer */ 134e35d0edbSJorge Ramirez-Ortiz generic_delay_timer_init(); 135e35d0edbSJorge Ramirez-Ortiz 136e35d0edbSJorge Ramirez-Ortiz /* Init GIC distributor and CPU interface */ 137e35d0edbSJorge Ramirez-Ortiz plat_arm_gic_driver_init(); 138e35d0edbSJorge Ramirez-Ortiz plat_arm_gic_init(); 139d45a1c30SJiancheng Xue 140d45a1c30SJiancheng Xue /* Init security properties of IP blocks */ 141d45a1c30SJiancheng Xue hisi_tzpc_sec_init(); 142e35d0edbSJorge Ramirez-Ortiz } 143e35d0edbSJorge Ramirez-Ortiz 144e35d0edbSJorge Ramirez-Ortiz void bl31_plat_runtime_setup(void) 145e35d0edbSJorge Ramirez-Ortiz { 146e35d0edbSJorge Ramirez-Ortiz /* do nothing */ 147e35d0edbSJorge Ramirez-Ortiz } 148e35d0edbSJorge Ramirez-Ortiz 149e35d0edbSJorge Ramirez-Ortiz void bl31_plat_arch_setup(void) 150e35d0edbSJorge Ramirez-Ortiz { 151*0d8052a4SVictor Chong plat_configure_mmu_el3(BL31_BASE, 152*0d8052a4SVictor Chong (BL31_LIMIT - BL31_BASE), 153e35d0edbSJorge Ramirez-Ortiz BL31_RO_BASE, 154e35d0edbSJorge Ramirez-Ortiz BL31_RO_LIMIT, 155e35d0edbSJorge Ramirez-Ortiz BL31_COHERENT_RAM_BASE, 156e35d0edbSJorge Ramirez-Ortiz BL31_COHERENT_RAM_LIMIT); 157e35d0edbSJorge Ramirez-Ortiz 158e35d0edbSJorge Ramirez-Ortiz INFO("Boot BL33 from 0x%lx for %lu Bytes\n", 159e35d0edbSJorge Ramirez-Ortiz bl33_image_ep_info.pc, bl33_image_ep_info.args.arg2); 160e35d0edbSJorge Ramirez-Ortiz } 161