1e35d0edbSJorge Ramirez-Ortiz /* 2*0818e9e8SAntonio Nino Diaz * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3e35d0edbSJorge Ramirez-Ortiz * 4e35d0edbSJorge Ramirez-Ortiz * SPDX-License-Identifier: BSD-3-Clause 5e35d0edbSJorge Ramirez-Ortiz */ 6e35d0edbSJorge Ramirez-Ortiz 7e35d0edbSJorge Ramirez-Ortiz #include <arch.h> 8e35d0edbSJorge Ramirez-Ortiz #include <arch_helpers.h> 9e35d0edbSJorge Ramirez-Ortiz #include <assert.h> 10e35d0edbSJorge Ramirez-Ortiz #include <bl31.h> 11e35d0edbSJorge Ramirez-Ortiz #include <bl_common.h> 12e35d0edbSJorge Ramirez-Ortiz #include <console.h> 13e35d0edbSJorge Ramirez-Ortiz #include <cortex_a53.h> 14e35d0edbSJorge Ramirez-Ortiz #include <debug.h> 15e35d0edbSJorge Ramirez-Ortiz #include <errno.h> 16e35d0edbSJorge Ramirez-Ortiz #include <generic_delay_timer.h> 17e35d0edbSJorge Ramirez-Ortiz #include <mmio.h> 18e35d0edbSJorge Ramirez-Ortiz #include <platform.h> 19*0818e9e8SAntonio Nino Diaz #include <platform_def.h> 20e35d0edbSJorge Ramirez-Ortiz #include <stddef.h> 21e35d0edbSJorge Ramirez-Ortiz #include <string.h> 22e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h" 23e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h" 24e35d0edbSJorge Ramirez-Ortiz 25e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for code and RO data sections */ 26e35d0edbSJorge Ramirez-Ortiz #define BL31_RO_BASE (unsigned long)(&__RO_START__) 27e35d0edbSJorge Ramirez-Ortiz #define BL31_RO_LIMIT (unsigned long)(&__RO_END__) 28e35d0edbSJorge Ramirez-Ortiz 29e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for coherent memory section */ 30e35d0edbSJorge Ramirez-Ortiz #define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) 31e35d0edbSJorge Ramirez-Ortiz #define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) 32e35d0edbSJorge Ramirez-Ortiz 33d45a1c30SJiancheng Xue #define TZPC_SEC_ATTR_CTRL_VALUE (0x9DB98D45) 34d45a1c30SJiancheng Xue 35f336774bSVictor Chong static entry_point_info_t bl32_image_ep_info; 36e35d0edbSJorge Ramirez-Ortiz static entry_point_info_t bl33_image_ep_info; 37e35d0edbSJorge Ramirez-Ortiz 38d45a1c30SJiancheng Xue static void hisi_tzpc_sec_init(void) 39d45a1c30SJiancheng Xue { 40d45a1c30SJiancheng Xue mmio_write_32(HISI_TZPC_SEC_ATTR_CTRL, TZPC_SEC_ATTR_CTRL_VALUE); 41d45a1c30SJiancheng Xue } 42d45a1c30SJiancheng Xue 43e35d0edbSJorge Ramirez-Ortiz entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 44e35d0edbSJorge Ramirez-Ortiz { 45f336774bSVictor Chong entry_point_info_t *next_image_info; 46f336774bSVictor Chong 47f336774bSVictor Chong assert(sec_state_is_valid(type)); 48f336774bSVictor Chong next_image_info = (type == NON_SECURE) 49f336774bSVictor Chong ? &bl33_image_ep_info : &bl32_image_ep_info; 50f336774bSVictor Chong /* 51f336774bSVictor Chong * None of the images on the ARM development platforms can have 0x0 52f336774bSVictor Chong * as the entrypoint 53f336774bSVictor Chong */ 54f336774bSVictor Chong if (next_image_info->pc) 55f336774bSVictor Chong return next_image_info; 56f336774bSVictor Chong else 57f336774bSVictor Chong return NULL; 58e35d0edbSJorge Ramirez-Ortiz } 59e35d0edbSJorge Ramirez-Ortiz 600d8052a4SVictor Chong /******************************************************************************* 610d8052a4SVictor Chong * Perform any BL31 early platform setup common to ARM standard platforms. 620d8052a4SVictor Chong * Here is an opportunity to copy parameters passed by the calling EL (S-EL1 63a6238326SJohn Tsichritzis * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be 640d8052a4SVictor Chong * done before the MMU is initialized so that the memory layout can be used 650d8052a4SVictor Chong * while creating page tables. BL2 has flushed this information to memory, so 660d8052a4SVictor Chong * we are guaranteed to pick up good data. 670d8052a4SVictor Chong ******************************************************************************/ 6882fbaa33SAntonio Nino Diaz void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 6982fbaa33SAntonio Nino Diaz u_register_t arg2, u_register_t arg3) 70e35d0edbSJorge Ramirez-Ortiz { 7182fbaa33SAntonio Nino Diaz void *from_bl2; 7282fbaa33SAntonio Nino Diaz 7382fbaa33SAntonio Nino Diaz from_bl2 = (void *) arg0; 7482fbaa33SAntonio Nino Diaz 75e35d0edbSJorge Ramirez-Ortiz console_init(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, PL011_BAUDRATE); 76e35d0edbSJorge Ramirez-Ortiz 77e35d0edbSJorge Ramirez-Ortiz /* Init console for crash report */ 78e35d0edbSJorge Ramirez-Ortiz plat_crash_console_init(); 79e35d0edbSJorge Ramirez-Ortiz 800d8052a4SVictor Chong /* 810d8052a4SVictor Chong * Check params passed from BL2 should not be NULL, 820d8052a4SVictor Chong */ 830d8052a4SVictor Chong bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 840d8052a4SVictor Chong 850d8052a4SVictor Chong assert(params_from_bl2 != NULL); 860d8052a4SVictor Chong assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 870d8052a4SVictor Chong assert(params_from_bl2->h.version >= VERSION_2); 880d8052a4SVictor Chong 890d8052a4SVictor Chong bl_params_node_t *bl_params = params_from_bl2->head; 900d8052a4SVictor Chong 910d8052a4SVictor Chong /* 920d8052a4SVictor Chong * Copy BL33 and BL32 (if present), entry point information. 930d8052a4SVictor Chong * They are stored in Secure RAM, in BL2's address space. 940d8052a4SVictor Chong */ 950d8052a4SVictor Chong while (bl_params) { 960d8052a4SVictor Chong if (bl_params->image_id == BL32_IMAGE_ID) 970d8052a4SVictor Chong bl32_image_ep_info = *bl_params->ep_info; 980d8052a4SVictor Chong 990d8052a4SVictor Chong if (bl_params->image_id == BL33_IMAGE_ID) 1000d8052a4SVictor Chong bl33_image_ep_info = *bl_params->ep_info; 1010d8052a4SVictor Chong 1020d8052a4SVictor Chong bl_params = bl_params->next_params_info; 1030d8052a4SVictor Chong } 1040d8052a4SVictor Chong 1050d8052a4SVictor Chong if (bl33_image_ep_info.pc == 0) 1060d8052a4SVictor Chong panic(); 107e35d0edbSJorge Ramirez-Ortiz } 108e35d0edbSJorge Ramirez-Ortiz 109e35d0edbSJorge Ramirez-Ortiz void bl31_platform_setup(void) 110e35d0edbSJorge Ramirez-Ortiz { 111e35d0edbSJorge Ramirez-Ortiz /* Init arch timer */ 112e35d0edbSJorge Ramirez-Ortiz generic_delay_timer_init(); 113e35d0edbSJorge Ramirez-Ortiz 114e35d0edbSJorge Ramirez-Ortiz /* Init GIC distributor and CPU interface */ 115*0818e9e8SAntonio Nino Diaz poplar_gic_driver_init(); 116*0818e9e8SAntonio Nino Diaz poplar_gic_init(); 117d45a1c30SJiancheng Xue 118d45a1c30SJiancheng Xue /* Init security properties of IP blocks */ 119d45a1c30SJiancheng Xue hisi_tzpc_sec_init(); 120e35d0edbSJorge Ramirez-Ortiz } 121e35d0edbSJorge Ramirez-Ortiz 122e35d0edbSJorge Ramirez-Ortiz void bl31_plat_runtime_setup(void) 123e35d0edbSJorge Ramirez-Ortiz { 124e35d0edbSJorge Ramirez-Ortiz /* do nothing */ 125e35d0edbSJorge Ramirez-Ortiz } 126e35d0edbSJorge Ramirez-Ortiz 127e35d0edbSJorge Ramirez-Ortiz void bl31_plat_arch_setup(void) 128e35d0edbSJorge Ramirez-Ortiz { 1290d8052a4SVictor Chong plat_configure_mmu_el3(BL31_BASE, 1300d8052a4SVictor Chong (BL31_LIMIT - BL31_BASE), 131e35d0edbSJorge Ramirez-Ortiz BL31_RO_BASE, 132e35d0edbSJorge Ramirez-Ortiz BL31_RO_LIMIT, 133e35d0edbSJorge Ramirez-Ortiz BL31_COHERENT_RAM_BASE, 134e35d0edbSJorge Ramirez-Ortiz BL31_COHERENT_RAM_LIMIT); 135e35d0edbSJorge Ramirez-Ortiz 136e35d0edbSJorge Ramirez-Ortiz INFO("Boot BL33 from 0x%lx for %lu Bytes\n", 137e35d0edbSJorge Ramirez-Ortiz bl33_image_ep_info.pc, bl33_image_ep_info.args.arg2); 138e35d0edbSJorge Ramirez-Ortiz } 139