xref: /rk3399_ARM-atf/plat/hisilicon/poplar/bl2_plat_setup.c (revision f66053372952f9f30ffc4da28080c36a38e17ce5)
1e35d0edbSJorge Ramirez-Ortiz /*
2e35d0edbSJorge Ramirez-Ortiz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3e35d0edbSJorge Ramirez-Ortiz  *
4e35d0edbSJorge Ramirez-Ortiz  * SPDX-License-Identifier: BSD-3-Clause
5e35d0edbSJorge Ramirez-Ortiz  */
6e35d0edbSJorge Ramirez-Ortiz 
7e35d0edbSJorge Ramirez-Ortiz #include <assert.h>
8e35d0edbSJorge Ramirez-Ortiz #include <errno.h>
9e35d0edbSJorge Ramirez-Ortiz #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/partition/partition.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/synopsys/dw_mmc.h>
1909d40e0eSAntonio Nino Diaz #include <drivers/mmc.h>
2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2109d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h>
2209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2309d40e0eSAntonio Nino Diaz 
24e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h"
25e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h"
26e35d0edbSJorge Ramirez-Ortiz 
270d8052a4SVictor Chong static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
285c58c8b1SJerome Forissier static console_pl011_t console;
290d8052a4SVictor Chong 
300d8052a4SVictor Chong /*******************************************************************************
310d8052a4SVictor Chong  * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol.
320d8052a4SVictor Chong  * Return 0 on success, -1 otherwise.
330d8052a4SVictor Chong  ******************************************************************************/
340d8052a4SVictor Chong int plat_poplar_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info)
350d8052a4SVictor Chong {
360d8052a4SVictor Chong 	/*
370d8052a4SVictor Chong 	 * This platform has no SCP_BL2 yet
380d8052a4SVictor Chong 	 */
390d8052a4SVictor Chong 	return 0;
400d8052a4SVictor Chong }
410d8052a4SVictor Chong 
420d8052a4SVictor Chong /*******************************************************************************
430d8052a4SVictor Chong  * Gets SPSR for BL32 entry
440d8052a4SVictor Chong  ******************************************************************************/
450d8052a4SVictor Chong uint32_t poplar_get_spsr_for_bl32_entry(void)
460d8052a4SVictor Chong {
470d8052a4SVictor Chong 	/*
480d8052a4SVictor Chong 	 * The Secure Payload Dispatcher service is responsible for
490d8052a4SVictor Chong 	 * setting the SPSR prior to entry into the BL3-2 image.
500d8052a4SVictor Chong 	 */
510d8052a4SVictor Chong 	return 0;
520d8052a4SVictor Chong }
530d8052a4SVictor Chong 
540d8052a4SVictor Chong /*******************************************************************************
550d8052a4SVictor Chong  * Gets SPSR for BL33 entry
560d8052a4SVictor Chong  ******************************************************************************/
570d8052a4SVictor Chong #ifndef AARCH32
580d8052a4SVictor Chong uint32_t poplar_get_spsr_for_bl33_entry(void)
590d8052a4SVictor Chong {
600d8052a4SVictor Chong 	unsigned long el_status;
610d8052a4SVictor Chong 	unsigned int mode;
620d8052a4SVictor Chong 	uint32_t spsr;
630d8052a4SVictor Chong 
640d8052a4SVictor Chong 	/* Figure out what mode we enter the non-secure world in */
650d8052a4SVictor Chong 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
660d8052a4SVictor Chong 	el_status &= ID_AA64PFR0_ELX_MASK;
670d8052a4SVictor Chong 
680d8052a4SVictor Chong 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
690d8052a4SVictor Chong 
700d8052a4SVictor Chong 	/*
710d8052a4SVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
720d8052a4SVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
730d8052a4SVictor Chong 	 * well.
740d8052a4SVictor Chong 	 */
750d8052a4SVictor Chong 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
760d8052a4SVictor Chong 	return spsr;
770d8052a4SVictor Chong }
780d8052a4SVictor Chong #else
790d8052a4SVictor Chong uint32_t poplar_get_spsr_for_bl33_entry(void)
800d8052a4SVictor Chong {
810d8052a4SVictor Chong 	unsigned int hyp_status, mode, spsr;
820d8052a4SVictor Chong 
830d8052a4SVictor Chong 	hyp_status = GET_VIRT_EXT(read_id_pfr1());
840d8052a4SVictor Chong 
850d8052a4SVictor Chong 	mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
860d8052a4SVictor Chong 
870d8052a4SVictor Chong 	/*
880d8052a4SVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
890d8052a4SVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
900d8052a4SVictor Chong 	 * well.
910d8052a4SVictor Chong 	 */
920d8052a4SVictor Chong 	spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
930d8052a4SVictor Chong 			SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
940d8052a4SVictor Chong 	return spsr;
950d8052a4SVictor Chong }
960d8052a4SVictor Chong #endif /* AARCH32 */
970d8052a4SVictor Chong 
980d8052a4SVictor Chong int poplar_bl2_handle_post_image_load(unsigned int image_id)
990d8052a4SVictor Chong {
1000d8052a4SVictor Chong 	int err = 0;
1010d8052a4SVictor Chong 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
102f3d522beSVictor Chong #ifdef SPD_opteed
103f3d522beSVictor Chong 	bl_mem_params_node_t *pager_mem_params = NULL;
104f3d522beSVictor Chong 	bl_mem_params_node_t *paged_mem_params = NULL;
105f3d522beSVictor Chong #endif
1060d8052a4SVictor Chong 
1070d8052a4SVictor Chong 	assert(bl_mem_params);
1080d8052a4SVictor Chong 
1090d8052a4SVictor Chong 	switch (image_id) {
1100d8052a4SVictor Chong #ifdef AARCH64
1110d8052a4SVictor Chong 	case BL32_IMAGE_ID:
112f3d522beSVictor Chong #ifdef SPD_opteed
113f3d522beSVictor Chong 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
114f3d522beSVictor Chong 		assert(pager_mem_params);
115f3d522beSVictor Chong 
116f3d522beSVictor Chong 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
117f3d522beSVictor Chong 		assert(paged_mem_params);
118f3d522beSVictor Chong 
119f3d522beSVictor Chong 		err = parse_optee_header(&bl_mem_params->ep_info,
120f3d522beSVictor Chong 				&pager_mem_params->image_info,
121f3d522beSVictor Chong 				&paged_mem_params->image_info);
122f3d522beSVictor Chong 		if (err != 0) {
123f3d522beSVictor Chong 			WARN("OPTEE header parse error.\n");
124f3d522beSVictor Chong 		}
125f3d522beSVictor Chong 
126f3d522beSVictor Chong 		/*
127f3d522beSVictor Chong 		 * OP-TEE expect to receive DTB address in x2.
128f3d522beSVictor Chong 		 * This will be copied into x2 by dispatcher.
129f3d522beSVictor Chong 		 * Set this (arg3) if necessary
130f3d522beSVictor Chong 		 */
131f3d522beSVictor Chong 		/* bl_mem_params->ep_info.args.arg3 = PLAT_HIKEY_DT_BASE; */
132f3d522beSVictor Chong #endif
1330d8052a4SVictor Chong 		bl_mem_params->ep_info.spsr = poplar_get_spsr_for_bl32_entry();
1340d8052a4SVictor Chong 		break;
1350d8052a4SVictor Chong #endif
1360d8052a4SVictor Chong 
1370d8052a4SVictor Chong 	case BL33_IMAGE_ID:
1380d8052a4SVictor Chong 		/* BL33 expects to receive the primary CPU MPID (through r0) */
1390d8052a4SVictor Chong 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
1400d8052a4SVictor Chong 		bl_mem_params->ep_info.spsr = poplar_get_spsr_for_bl33_entry();
1410d8052a4SVictor Chong 		break;
1420d8052a4SVictor Chong 
1430d8052a4SVictor Chong #ifdef SCP_BL2_BASE
1440d8052a4SVictor Chong 	case SCP_BL2_IMAGE_ID:
1450d8052a4SVictor Chong 		/* The subsequent handling of SCP_BL2 is platform specific */
1460d8052a4SVictor Chong 		err = plat_poplar_bl2_handle_scp_bl2(&bl_mem_params->image_info);
1470d8052a4SVictor Chong 		if (err) {
1480d8052a4SVictor Chong 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
1490d8052a4SVictor Chong 		}
1500d8052a4SVictor Chong 		break;
1510d8052a4SVictor Chong #endif
152649c48f5SJonathan Wright 	default:
153649c48f5SJonathan Wright 		/* Do nothing in default case */
154649c48f5SJonathan Wright 		break;
1550d8052a4SVictor Chong 	}
1560d8052a4SVictor Chong 
1570d8052a4SVictor Chong 	return err;
1580d8052a4SVictor Chong }
1590d8052a4SVictor Chong 
1600d8052a4SVictor Chong /*******************************************************************************
1610d8052a4SVictor Chong  * This function can be used by the platforms to update/use image
1620d8052a4SVictor Chong  * information for given `image_id`.
1630d8052a4SVictor Chong  ******************************************************************************/
1640d8052a4SVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id)
1650d8052a4SVictor Chong {
1660d8052a4SVictor Chong 	return poplar_bl2_handle_post_image_load(image_id);
1670d8052a4SVictor Chong }
1680d8052a4SVictor Chong 
16982fbaa33SAntonio Nino Diaz void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1,
17082fbaa33SAntonio Nino Diaz 			       u_register_t arg2, u_register_t arg3)
171e35d0edbSJorge Ramirez-Ortiz {
17282fbaa33SAntonio Nino Diaz 	struct meminfo *mem_layout = (struct meminfo *)arg1;
173d5ed2946SShawn Guo #if !POPLAR_RECOVERY
174eba1b6b3SHaojian Zhuang 	struct mmc_device_info info;
175eba1b6b3SHaojian Zhuang 
17659149bbeSVictor Chong 	dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE);
17715b54e7bSVictor Chong #endif
17859149bbeSVictor Chong 
1795c58c8b1SJerome Forissier 	console_pl011_register(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ,
1805c58c8b1SJerome Forissier 			       PL011_BAUDRATE, &console);
181e35d0edbSJorge Ramirez-Ortiz 
182e35d0edbSJorge Ramirez-Ortiz 	/* Enable arch timer */
183e35d0edbSJorge Ramirez-Ortiz 	generic_delay_timer_init();
184e35d0edbSJorge Ramirez-Ortiz 
185e35d0edbSJorge Ramirez-Ortiz 	bl2_tzram_layout = *mem_layout;
18659149bbeSVictor Chong 
18715b54e7bSVictor Chong #if !POPLAR_RECOVERY
18859149bbeSVictor Chong 	/* SoC-specific emmc register are initialized/configured by bootrom */
18959149bbeSVictor Chong 	INFO("BL2: initializing emmc\n");
190eba1b6b3SHaojian Zhuang 	info.mmc_dev_type = MMC_IS_EMMC;
191eba1b6b3SHaojian Zhuang 	dw_mmc_init(&params, &info);
19215b54e7bSVictor Chong #endif
19359149bbeSVictor Chong 
19459149bbeSVictor Chong 	plat_io_setup();
195e35d0edbSJorge Ramirez-Ortiz }
196e35d0edbSJorge Ramirez-Ortiz 
197e35d0edbSJorge Ramirez-Ortiz void bl2_plat_arch_setup(void)
198e35d0edbSJorge Ramirez-Ortiz {
199e35d0edbSJorge Ramirez-Ortiz 	plat_configure_mmu_el1(bl2_tzram_layout.total_base,
200e35d0edbSJorge Ramirez-Ortiz 			       bl2_tzram_layout.total_size,
201*f6605337SAntonio Nino Diaz 			       BL_CODE_BASE,
202*f6605337SAntonio Nino Diaz 			       BL_CODE_END,
203*f6605337SAntonio Nino Diaz 			       BL_COHERENT_RAM_BASE,
204*f6605337SAntonio Nino Diaz 			       BL_COHERENT_RAM_END);
205e35d0edbSJorge Ramirez-Ortiz }
206e35d0edbSJorge Ramirez-Ortiz 
207e35d0edbSJorge Ramirez-Ortiz void bl2_platform_setup(void)
208e35d0edbSJorge Ramirez-Ortiz {
209e35d0edbSJorge Ramirez-Ortiz }
210e35d0edbSJorge Ramirez-Ortiz 
2110d8052a4SVictor Chong uintptr_t plat_get_ns_image_entrypoint(void)
212e35d0edbSJorge Ramirez-Ortiz {
2130d8052a4SVictor Chong #ifdef PRELOADED_BL33_BASE
2140d8052a4SVictor Chong 	return PRELOADED_BL33_BASE;
2150d8052a4SVictor Chong #else
2165a3ec61fSVictor Chong 	return PLAT_POPLAR_NS_IMAGE_OFFSET;
2170d8052a4SVictor Chong #endif
218e35d0edbSJorge Ramirez-Ortiz }
219