1e35d0edbSJorge Ramirez-Ortiz /* 2e35d0edbSJorge Ramirez-Ortiz * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 3e35d0edbSJorge Ramirez-Ortiz * 4e35d0edbSJorge Ramirez-Ortiz * SPDX-License-Identifier: BSD-3-Clause 5e35d0edbSJorge Ramirez-Ortiz */ 6e35d0edbSJorge Ramirez-Ortiz 7e35d0edbSJorge Ramirez-Ortiz #include <arch_helpers.h> 8e35d0edbSJorge Ramirez-Ortiz #include <assert.h> 9e35d0edbSJorge Ramirez-Ortiz #include <bl_common.h> 10e35d0edbSJorge Ramirez-Ortiz #include <debug.h> 110d8052a4SVictor Chong #include <desc_image_load.h> 1259149bbeSVictor Chong #include <dw_mmc.h> 13e35d0edbSJorge Ramirez-Ortiz #include <errno.h> 14e35d0edbSJorge Ramirez-Ortiz #include <generic_delay_timer.h> 15eba1b6b3SHaojian Zhuang #include <mmc.h> 16e35d0edbSJorge Ramirez-Ortiz #include <mmio.h> 17f3d522beSVictor Chong #include <optee_utils.h> 18e35d0edbSJorge Ramirez-Ortiz #include <partition/partition.h> 19*5c58c8b1SJerome Forissier #include <pl011.h> 20e35d0edbSJorge Ramirez-Ortiz #include <platform.h> 21e35d0edbSJorge Ramirez-Ortiz #include <string.h> 22e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h" 23e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h" 24e35d0edbSJorge Ramirez-Ortiz 25e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for code and read only data sections */ 26e35d0edbSJorge Ramirez-Ortiz #define BL2_RO_BASE (unsigned long)(&__RO_START__) 27e35d0edbSJorge Ramirez-Ortiz #define BL2_RO_LIMIT (unsigned long)(&__RO_END__) 28e35d0edbSJorge Ramirez-Ortiz 29e35d0edbSJorge Ramirez-Ortiz /* Memory ranges for coherent memory section */ 30e35d0edbSJorge Ramirez-Ortiz #define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) 31e35d0edbSJorge Ramirez-Ortiz #define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) 32e35d0edbSJorge Ramirez-Ortiz 330d8052a4SVictor Chong static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 34*5c58c8b1SJerome Forissier static console_pl011_t console; 350d8052a4SVictor Chong 360d8052a4SVictor Chong /******************************************************************************* 370d8052a4SVictor Chong * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol. 380d8052a4SVictor Chong * Return 0 on success, -1 otherwise. 390d8052a4SVictor Chong ******************************************************************************/ 400d8052a4SVictor Chong int plat_poplar_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info) 410d8052a4SVictor Chong { 420d8052a4SVictor Chong /* 430d8052a4SVictor Chong * This platform has no SCP_BL2 yet 440d8052a4SVictor Chong */ 450d8052a4SVictor Chong return 0; 460d8052a4SVictor Chong } 470d8052a4SVictor Chong 480d8052a4SVictor Chong /******************************************************************************* 490d8052a4SVictor Chong * Gets SPSR for BL32 entry 500d8052a4SVictor Chong ******************************************************************************/ 510d8052a4SVictor Chong uint32_t poplar_get_spsr_for_bl32_entry(void) 520d8052a4SVictor Chong { 530d8052a4SVictor Chong /* 540d8052a4SVictor Chong * The Secure Payload Dispatcher service is responsible for 550d8052a4SVictor Chong * setting the SPSR prior to entry into the BL3-2 image. 560d8052a4SVictor Chong */ 570d8052a4SVictor Chong return 0; 580d8052a4SVictor Chong } 590d8052a4SVictor Chong 600d8052a4SVictor Chong /******************************************************************************* 610d8052a4SVictor Chong * Gets SPSR for BL33 entry 620d8052a4SVictor Chong ******************************************************************************/ 630d8052a4SVictor Chong #ifndef AARCH32 640d8052a4SVictor Chong uint32_t poplar_get_spsr_for_bl33_entry(void) 650d8052a4SVictor Chong { 660d8052a4SVictor Chong unsigned long el_status; 670d8052a4SVictor Chong unsigned int mode; 680d8052a4SVictor Chong uint32_t spsr; 690d8052a4SVictor Chong 700d8052a4SVictor Chong /* Figure out what mode we enter the non-secure world in */ 710d8052a4SVictor Chong el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 720d8052a4SVictor Chong el_status &= ID_AA64PFR0_ELX_MASK; 730d8052a4SVictor Chong 740d8052a4SVictor Chong mode = (el_status) ? MODE_EL2 : MODE_EL1; 750d8052a4SVictor Chong 760d8052a4SVictor Chong /* 770d8052a4SVictor Chong * TODO: Consider the possibility of specifying the SPSR in 780d8052a4SVictor Chong * the FIP ToC and allowing the platform to have a say as 790d8052a4SVictor Chong * well. 800d8052a4SVictor Chong */ 810d8052a4SVictor Chong spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 820d8052a4SVictor Chong return spsr; 830d8052a4SVictor Chong } 840d8052a4SVictor Chong #else 850d8052a4SVictor Chong uint32_t poplar_get_spsr_for_bl33_entry(void) 860d8052a4SVictor Chong { 870d8052a4SVictor Chong unsigned int hyp_status, mode, spsr; 880d8052a4SVictor Chong 890d8052a4SVictor Chong hyp_status = GET_VIRT_EXT(read_id_pfr1()); 900d8052a4SVictor Chong 910d8052a4SVictor Chong mode = (hyp_status) ? MODE32_hyp : MODE32_svc; 920d8052a4SVictor Chong 930d8052a4SVictor Chong /* 940d8052a4SVictor Chong * TODO: Consider the possibility of specifying the SPSR in 950d8052a4SVictor Chong * the FIP ToC and allowing the platform to have a say as 960d8052a4SVictor Chong * well. 970d8052a4SVictor Chong */ 980d8052a4SVictor Chong spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1, 990d8052a4SVictor Chong SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS); 1000d8052a4SVictor Chong return spsr; 1010d8052a4SVictor Chong } 1020d8052a4SVictor Chong #endif /* AARCH32 */ 1030d8052a4SVictor Chong 1040d8052a4SVictor Chong int poplar_bl2_handle_post_image_load(unsigned int image_id) 1050d8052a4SVictor Chong { 1060d8052a4SVictor Chong int err = 0; 1070d8052a4SVictor Chong bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 108f3d522beSVictor Chong #ifdef SPD_opteed 109f3d522beSVictor Chong bl_mem_params_node_t *pager_mem_params = NULL; 110f3d522beSVictor Chong bl_mem_params_node_t *paged_mem_params = NULL; 111f3d522beSVictor Chong #endif 1120d8052a4SVictor Chong 1130d8052a4SVictor Chong assert(bl_mem_params); 1140d8052a4SVictor Chong 1150d8052a4SVictor Chong switch (image_id) { 1160d8052a4SVictor Chong #ifdef AARCH64 1170d8052a4SVictor Chong case BL32_IMAGE_ID: 118f3d522beSVictor Chong #ifdef SPD_opteed 119f3d522beSVictor Chong pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 120f3d522beSVictor Chong assert(pager_mem_params); 121f3d522beSVictor Chong 122f3d522beSVictor Chong paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 123f3d522beSVictor Chong assert(paged_mem_params); 124f3d522beSVictor Chong 125f3d522beSVictor Chong err = parse_optee_header(&bl_mem_params->ep_info, 126f3d522beSVictor Chong &pager_mem_params->image_info, 127f3d522beSVictor Chong &paged_mem_params->image_info); 128f3d522beSVictor Chong if (err != 0) { 129f3d522beSVictor Chong WARN("OPTEE header parse error.\n"); 130f3d522beSVictor Chong } 131f3d522beSVictor Chong 132f3d522beSVictor Chong /* 133f3d522beSVictor Chong * OP-TEE expect to receive DTB address in x2. 134f3d522beSVictor Chong * This will be copied into x2 by dispatcher. 135f3d522beSVictor Chong * Set this (arg3) if necessary 136f3d522beSVictor Chong */ 137f3d522beSVictor Chong /* bl_mem_params->ep_info.args.arg3 = PLAT_HIKEY_DT_BASE; */ 138f3d522beSVictor Chong #endif 1390d8052a4SVictor Chong bl_mem_params->ep_info.spsr = poplar_get_spsr_for_bl32_entry(); 1400d8052a4SVictor Chong break; 1410d8052a4SVictor Chong #endif 1420d8052a4SVictor Chong 1430d8052a4SVictor Chong case BL33_IMAGE_ID: 1440d8052a4SVictor Chong /* BL33 expects to receive the primary CPU MPID (through r0) */ 1450d8052a4SVictor Chong bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 1460d8052a4SVictor Chong bl_mem_params->ep_info.spsr = poplar_get_spsr_for_bl33_entry(); 1470d8052a4SVictor Chong break; 1480d8052a4SVictor Chong 1490d8052a4SVictor Chong #ifdef SCP_BL2_BASE 1500d8052a4SVictor Chong case SCP_BL2_IMAGE_ID: 1510d8052a4SVictor Chong /* The subsequent handling of SCP_BL2 is platform specific */ 1520d8052a4SVictor Chong err = plat_poplar_bl2_handle_scp_bl2(&bl_mem_params->image_info); 1530d8052a4SVictor Chong if (err) { 1540d8052a4SVictor Chong WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 1550d8052a4SVictor Chong } 1560d8052a4SVictor Chong break; 1570d8052a4SVictor Chong #endif 158649c48f5SJonathan Wright default: 159649c48f5SJonathan Wright /* Do nothing in default case */ 160649c48f5SJonathan Wright break; 1610d8052a4SVictor Chong } 1620d8052a4SVictor Chong 1630d8052a4SVictor Chong return err; 1640d8052a4SVictor Chong } 1650d8052a4SVictor Chong 1660d8052a4SVictor Chong /******************************************************************************* 1670d8052a4SVictor Chong * This function can be used by the platforms to update/use image 1680d8052a4SVictor Chong * information for given `image_id`. 1690d8052a4SVictor Chong ******************************************************************************/ 1700d8052a4SVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id) 1710d8052a4SVictor Chong { 1720d8052a4SVictor Chong return poplar_bl2_handle_post_image_load(image_id); 1730d8052a4SVictor Chong } 1740d8052a4SVictor Chong 17582fbaa33SAntonio Nino Diaz void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, 17682fbaa33SAntonio Nino Diaz u_register_t arg2, u_register_t arg3) 177e35d0edbSJorge Ramirez-Ortiz { 17882fbaa33SAntonio Nino Diaz struct meminfo *mem_layout = (struct meminfo *)arg1; 179d5ed2946SShawn Guo #if !POPLAR_RECOVERY 180eba1b6b3SHaojian Zhuang struct mmc_device_info info; 181eba1b6b3SHaojian Zhuang 18259149bbeSVictor Chong dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE); 18315b54e7bSVictor Chong #endif 18459149bbeSVictor Chong 185*5c58c8b1SJerome Forissier console_pl011_register(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, 186*5c58c8b1SJerome Forissier PL011_BAUDRATE, &console); 187e35d0edbSJorge Ramirez-Ortiz 188e35d0edbSJorge Ramirez-Ortiz /* Enable arch timer */ 189e35d0edbSJorge Ramirez-Ortiz generic_delay_timer_init(); 190e35d0edbSJorge Ramirez-Ortiz 191e35d0edbSJorge Ramirez-Ortiz bl2_tzram_layout = *mem_layout; 19259149bbeSVictor Chong 19315b54e7bSVictor Chong #if !POPLAR_RECOVERY 19459149bbeSVictor Chong /* SoC-specific emmc register are initialized/configured by bootrom */ 19559149bbeSVictor Chong INFO("BL2: initializing emmc\n"); 196eba1b6b3SHaojian Zhuang info.mmc_dev_type = MMC_IS_EMMC; 197eba1b6b3SHaojian Zhuang dw_mmc_init(¶ms, &info); 19815b54e7bSVictor Chong #endif 19959149bbeSVictor Chong 20059149bbeSVictor Chong plat_io_setup(); 201e35d0edbSJorge Ramirez-Ortiz } 202e35d0edbSJorge Ramirez-Ortiz 203e35d0edbSJorge Ramirez-Ortiz void bl2_plat_arch_setup(void) 204e35d0edbSJorge Ramirez-Ortiz { 205e35d0edbSJorge Ramirez-Ortiz plat_configure_mmu_el1(bl2_tzram_layout.total_base, 206e35d0edbSJorge Ramirez-Ortiz bl2_tzram_layout.total_size, 207e35d0edbSJorge Ramirez-Ortiz BL2_RO_BASE, 208e35d0edbSJorge Ramirez-Ortiz BL2_RO_LIMIT, 209e35d0edbSJorge Ramirez-Ortiz BL2_COHERENT_RAM_BASE, 210e35d0edbSJorge Ramirez-Ortiz BL2_COHERENT_RAM_LIMIT); 211e35d0edbSJorge Ramirez-Ortiz } 212e35d0edbSJorge Ramirez-Ortiz 213e35d0edbSJorge Ramirez-Ortiz void bl2_platform_setup(void) 214e35d0edbSJorge Ramirez-Ortiz { 215e35d0edbSJorge Ramirez-Ortiz } 216e35d0edbSJorge Ramirez-Ortiz 2170d8052a4SVictor Chong uintptr_t plat_get_ns_image_entrypoint(void) 218e35d0edbSJorge Ramirez-Ortiz { 2190d8052a4SVictor Chong #ifdef PRELOADED_BL33_BASE 2200d8052a4SVictor Chong return PRELOADED_BL33_BASE; 2210d8052a4SVictor Chong #else 2225a3ec61fSVictor Chong return PLAT_POPLAR_NS_IMAGE_OFFSET; 2230d8052a4SVictor Chong #endif 224e35d0edbSJorge Ramirez-Ortiz } 225