xref: /rk3399_ARM-atf/plat/hisilicon/poplar/bl1_plat_setup.c (revision 82fbaa33e830fa3cc71c1b9c15cec0ce115b3b99)
1e35d0edbSJorge Ramirez-Ortiz /*
29f85f9e3SJoel Hutton  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3e35d0edbSJorge Ramirez-Ortiz  *
4e35d0edbSJorge Ramirez-Ortiz  * SPDX-License-Identifier: BSD-3-Clause
5e35d0edbSJorge Ramirez-Ortiz  */
6e35d0edbSJorge Ramirez-Ortiz 
7e35d0edbSJorge Ramirez-Ortiz #include <arch_helpers.h>
8e35d0edbSJorge Ramirez-Ortiz #include <assert.h>
9e35d0edbSJorge Ramirez-Ortiz #include <bl_common.h>
10e35d0edbSJorge Ramirez-Ortiz #include <console.h>
11e35d0edbSJorge Ramirez-Ortiz #include <debug.h>
1259149bbeSVictor Chong #include <dw_mmc.h>
13e35d0edbSJorge Ramirez-Ortiz #include <errno.h>
14e35d0edbSJorge Ramirez-Ortiz #include <generic_delay_timer.h>
15eba1b6b3SHaojian Zhuang #include <mmc.h>
16e35d0edbSJorge Ramirez-Ortiz #include <mmio.h>
17e35d0edbSJorge Ramirez-Ortiz #include <pl061_gpio.h>
18e35d0edbSJorge Ramirez-Ortiz #include <platform.h>
19e35d0edbSJorge Ramirez-Ortiz #include <platform_def.h>
20e35d0edbSJorge Ramirez-Ortiz #include <string.h>
21e35d0edbSJorge Ramirez-Ortiz #include <tbbr_img_def.h>
22e35d0edbSJorge Ramirez-Ortiz #include "../../bl1/bl1_private.h"
23e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h"
24e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h"
25e35d0edbSJorge Ramirez-Ortiz 
26e35d0edbSJorge Ramirez-Ortiz /* Data structure which holds the extents of the trusted RAM for BL1 */
27e35d0edbSJorge Ramirez-Ortiz static meminfo_t bl1_tzram_layout;
28*82fbaa33SAntonio Nino Diaz static meminfo_t bl2_tzram_layout;
290d8052a4SVictor Chong 
300d8052a4SVictor Chong /*
31*82fbaa33SAntonio Nino Diaz  * Cannot use default weak implementation in bl1_main.c because BL1 RW data is
32*82fbaa33SAntonio Nino Diaz  * not at the top of the secure memory.
330d8052a4SVictor Chong  */
34*82fbaa33SAntonio Nino Diaz int bl1_plat_handle_post_image_load(unsigned int image_id)
35*82fbaa33SAntonio Nino Diaz {
36*82fbaa33SAntonio Nino Diaz 	image_desc_t *image_desc;
37*82fbaa33SAntonio Nino Diaz 	entry_point_info_t *ep_info;
380d8052a4SVictor Chong 
39*82fbaa33SAntonio Nino Diaz 	if (image_id != BL2_IMAGE_ID)
40*82fbaa33SAntonio Nino Diaz 		return 0;
41*82fbaa33SAntonio Nino Diaz 
42*82fbaa33SAntonio Nino Diaz 	/* Get the image descriptor */
43*82fbaa33SAntonio Nino Diaz 	image_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
44*82fbaa33SAntonio Nino Diaz 	assert(image_desc != NULL);
45*82fbaa33SAntonio Nino Diaz 
46*82fbaa33SAntonio Nino Diaz 	/* Get the entry point info */
47*82fbaa33SAntonio Nino Diaz 	ep_info = &image_desc->ep_info;
48*82fbaa33SAntonio Nino Diaz 
49*82fbaa33SAntonio Nino Diaz 	bl2_tzram_layout.total_base = BL2_BASE;
50*82fbaa33SAntonio Nino Diaz 	bl2_tzram_layout.total_size = BL32_LIMIT - BL2_BASE;
51*82fbaa33SAntonio Nino Diaz 
52*82fbaa33SAntonio Nino Diaz 	flush_dcache_range((uintptr_t)&bl2_tzram_layout, sizeof(meminfo_t));
53*82fbaa33SAntonio Nino Diaz 
54*82fbaa33SAntonio Nino Diaz 	ep_info->args.arg1 = (uintptr_t)&bl2_tzram_layout;
55*82fbaa33SAntonio Nino Diaz 
56*82fbaa33SAntonio Nino Diaz 	VERBOSE("BL1: BL2 memory layout address = %p\n",
57*82fbaa33SAntonio Nino Diaz 		(void *)&bl2_tzram_layout);
58*82fbaa33SAntonio Nino Diaz 
59*82fbaa33SAntonio Nino Diaz 	return 0;
600d8052a4SVictor Chong }
610d8052a4SVictor Chong 
62e35d0edbSJorge Ramirez-Ortiz void bl1_early_platform_setup(void)
63e35d0edbSJorge Ramirez-Ortiz {
64e35d0edbSJorge Ramirez-Ortiz 	/* Initialize the console to provide early debug support */
65e35d0edbSJorge Ramirez-Ortiz 	console_init(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, PL011_BAUDRATE);
66e35d0edbSJorge Ramirez-Ortiz 
67e35d0edbSJorge Ramirez-Ortiz 	/* Allow BL1 to see the whole Trusted RAM */
680d8052a4SVictor Chong 	bl1_tzram_layout.total_base = BL1_RW_BASE;
690d8052a4SVictor Chong 	bl1_tzram_layout.total_size = BL1_RW_SIZE;
70e35d0edbSJorge Ramirez-Ortiz 
71e35d0edbSJorge Ramirez-Ortiz 	INFO("BL1: 0x%lx - 0x%lx [size = %zu]\n", BL1_RAM_BASE, BL1_RAM_LIMIT,
72e35d0edbSJorge Ramirez-Ortiz 	     BL1_RAM_LIMIT - BL1_RAM_BASE);
73e35d0edbSJorge Ramirez-Ortiz }
74e35d0edbSJorge Ramirez-Ortiz 
75e35d0edbSJorge Ramirez-Ortiz void bl1_plat_arch_setup(void)
76e35d0edbSJorge Ramirez-Ortiz {
77e35d0edbSJorge Ramirez-Ortiz 	plat_configure_mmu_el3(bl1_tzram_layout.total_base,
78e35d0edbSJorge Ramirez-Ortiz 			       bl1_tzram_layout.total_size,
790d8052a4SVictor Chong 			       BL1_RO_BASE, /* l-loader and BL1 ROM */
80e35d0edbSJorge Ramirez-Ortiz 			       BL1_RO_LIMIT,
819f85f9e3SJoel Hutton 			       BL_COHERENT_RAM_BASE,
829f85f9e3SJoel Hutton 			       BL_COHERENT_RAM_END);
83e35d0edbSJorge Ramirez-Ortiz }
84e35d0edbSJorge Ramirez-Ortiz 
85e35d0edbSJorge Ramirez-Ortiz void bl1_platform_setup(void)
86e35d0edbSJorge Ramirez-Ortiz {
87e35d0edbSJorge Ramirez-Ortiz 	int i;
8815b54e7bSVictor Chong #if !POPLAR_RECOVERY
89d5ed2946SShawn Guo 	struct mmc_device_info info;
9059149bbeSVictor Chong 	dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE);
9115b54e7bSVictor Chong #endif
92e35d0edbSJorge Ramirez-Ortiz 
93e35d0edbSJorge Ramirez-Ortiz 	generic_delay_timer_init();
94e35d0edbSJorge Ramirez-Ortiz 
95e35d0edbSJorge Ramirez-Ortiz 	pl061_gpio_init();
96e35d0edbSJorge Ramirez-Ortiz 	for (i = 0; i < GPIO_MAX; i++)
97e35d0edbSJorge Ramirez-Ortiz 		pl061_gpio_register(GPIO_BASE(i), i);
98e35d0edbSJorge Ramirez-Ortiz 
9915b54e7bSVictor Chong #if !POPLAR_RECOVERY
10059149bbeSVictor Chong 	/* SoC-specific emmc register are initialized/configured by bootrom */
10159149bbeSVictor Chong 	INFO("BL1: initializing emmc\n");
102eba1b6b3SHaojian Zhuang 	info.mmc_dev_type = MMC_IS_EMMC;
103eba1b6b3SHaojian Zhuang 	dw_mmc_init(&params, &info);
10415b54e7bSVictor Chong #endif
10559149bbeSVictor Chong 
106e35d0edbSJorge Ramirez-Ortiz 	plat_io_setup();
107e35d0edbSJorge Ramirez-Ortiz }
108e35d0edbSJorge Ramirez-Ortiz 
109e35d0edbSJorge Ramirez-Ortiz unsigned int bl1_plat_get_next_image_id(void)
110e35d0edbSJorge Ramirez-Ortiz {
111e35d0edbSJorge Ramirez-Ortiz 	return BL2_IMAGE_ID;
112e35d0edbSJorge Ramirez-Ortiz }
113