xref: /rk3399_ARM-atf/plat/hisilicon/poplar/bl1_plat_setup.c (revision 5c58c8b1ee81b5f5e4565ae4c14f777d283227c1)
1e35d0edbSJorge Ramirez-Ortiz /*
29f85f9e3SJoel Hutton  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3e35d0edbSJorge Ramirez-Ortiz  *
4e35d0edbSJorge Ramirez-Ortiz  * SPDX-License-Identifier: BSD-3-Clause
5e35d0edbSJorge Ramirez-Ortiz  */
6e35d0edbSJorge Ramirez-Ortiz 
7e35d0edbSJorge Ramirez-Ortiz #include <arch_helpers.h>
8e35d0edbSJorge Ramirez-Ortiz #include <assert.h>
9e35d0edbSJorge Ramirez-Ortiz #include <bl_common.h>
10e35d0edbSJorge Ramirez-Ortiz #include <debug.h>
1159149bbeSVictor Chong #include <dw_mmc.h>
12e35d0edbSJorge Ramirez-Ortiz #include <errno.h>
13e35d0edbSJorge Ramirez-Ortiz #include <generic_delay_timer.h>
14eba1b6b3SHaojian Zhuang #include <mmc.h>
15e35d0edbSJorge Ramirez-Ortiz #include <mmio.h>
16*5c58c8b1SJerome Forissier #include <pl011.h>
17e35d0edbSJorge Ramirez-Ortiz #include <pl061_gpio.h>
18e35d0edbSJorge Ramirez-Ortiz #include <platform.h>
19e35d0edbSJorge Ramirez-Ortiz #include <platform_def.h>
20e35d0edbSJorge Ramirez-Ortiz #include <string.h>
21e35d0edbSJorge Ramirez-Ortiz #include <tbbr_img_def.h>
22e35d0edbSJorge Ramirez-Ortiz #include "../../bl1/bl1_private.h"
23e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h"
24e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h"
25e35d0edbSJorge Ramirez-Ortiz 
26e35d0edbSJorge Ramirez-Ortiz /* Data structure which holds the extents of the trusted RAM for BL1 */
27e35d0edbSJorge Ramirez-Ortiz static meminfo_t bl1_tzram_layout;
2882fbaa33SAntonio Nino Diaz static meminfo_t bl2_tzram_layout;
29*5c58c8b1SJerome Forissier static console_pl011_t console;
300d8052a4SVictor Chong 
310d8052a4SVictor Chong /*
3282fbaa33SAntonio Nino Diaz  * Cannot use default weak implementation in bl1_main.c because BL1 RW data is
3382fbaa33SAntonio Nino Diaz  * not at the top of the secure memory.
340d8052a4SVictor Chong  */
3582fbaa33SAntonio Nino Diaz int bl1_plat_handle_post_image_load(unsigned int image_id)
3682fbaa33SAntonio Nino Diaz {
3782fbaa33SAntonio Nino Diaz 	image_desc_t *image_desc;
3882fbaa33SAntonio Nino Diaz 	entry_point_info_t *ep_info;
390d8052a4SVictor Chong 
4082fbaa33SAntonio Nino Diaz 	if (image_id != BL2_IMAGE_ID)
4182fbaa33SAntonio Nino Diaz 		return 0;
4282fbaa33SAntonio Nino Diaz 
4382fbaa33SAntonio Nino Diaz 	/* Get the image descriptor */
4482fbaa33SAntonio Nino Diaz 	image_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
4582fbaa33SAntonio Nino Diaz 	assert(image_desc != NULL);
4682fbaa33SAntonio Nino Diaz 
4782fbaa33SAntonio Nino Diaz 	/* Get the entry point info */
4882fbaa33SAntonio Nino Diaz 	ep_info = &image_desc->ep_info;
4982fbaa33SAntonio Nino Diaz 
5082fbaa33SAntonio Nino Diaz 	bl2_tzram_layout.total_base = BL2_BASE;
5182fbaa33SAntonio Nino Diaz 	bl2_tzram_layout.total_size = BL32_LIMIT - BL2_BASE;
5282fbaa33SAntonio Nino Diaz 
5382fbaa33SAntonio Nino Diaz 	flush_dcache_range((uintptr_t)&bl2_tzram_layout, sizeof(meminfo_t));
5482fbaa33SAntonio Nino Diaz 
5582fbaa33SAntonio Nino Diaz 	ep_info->args.arg1 = (uintptr_t)&bl2_tzram_layout;
5682fbaa33SAntonio Nino Diaz 
5782fbaa33SAntonio Nino Diaz 	VERBOSE("BL1: BL2 memory layout address = %p\n",
5882fbaa33SAntonio Nino Diaz 		(void *)&bl2_tzram_layout);
5982fbaa33SAntonio Nino Diaz 
6082fbaa33SAntonio Nino Diaz 	return 0;
610d8052a4SVictor Chong }
620d8052a4SVictor Chong 
63e35d0edbSJorge Ramirez-Ortiz void bl1_early_platform_setup(void)
64e35d0edbSJorge Ramirez-Ortiz {
65e35d0edbSJorge Ramirez-Ortiz 	/* Initialize the console to provide early debug support */
66*5c58c8b1SJerome Forissier 	console_pl011_register(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ,
67*5c58c8b1SJerome Forissier 			       PL011_BAUDRATE, &console);
68e35d0edbSJorge Ramirez-Ortiz 
69e35d0edbSJorge Ramirez-Ortiz 	/* Allow BL1 to see the whole Trusted RAM */
700d8052a4SVictor Chong 	bl1_tzram_layout.total_base = BL1_RW_BASE;
710d8052a4SVictor Chong 	bl1_tzram_layout.total_size = BL1_RW_SIZE;
72e35d0edbSJorge Ramirez-Ortiz 
73e35d0edbSJorge Ramirez-Ortiz 	INFO("BL1: 0x%lx - 0x%lx [size = %zu]\n", BL1_RAM_BASE, BL1_RAM_LIMIT,
74e35d0edbSJorge Ramirez-Ortiz 	     BL1_RAM_LIMIT - BL1_RAM_BASE);
75e35d0edbSJorge Ramirez-Ortiz }
76e35d0edbSJorge Ramirez-Ortiz 
77e35d0edbSJorge Ramirez-Ortiz void bl1_plat_arch_setup(void)
78e35d0edbSJorge Ramirez-Ortiz {
79e35d0edbSJorge Ramirez-Ortiz 	plat_configure_mmu_el3(bl1_tzram_layout.total_base,
80e35d0edbSJorge Ramirez-Ortiz 			       bl1_tzram_layout.total_size,
810d8052a4SVictor Chong 			       BL1_RO_BASE, /* l-loader and BL1 ROM */
82e35d0edbSJorge Ramirez-Ortiz 			       BL1_RO_LIMIT,
839f85f9e3SJoel Hutton 			       BL_COHERENT_RAM_BASE,
849f85f9e3SJoel Hutton 			       BL_COHERENT_RAM_END);
85e35d0edbSJorge Ramirez-Ortiz }
86e35d0edbSJorge Ramirez-Ortiz 
87e35d0edbSJorge Ramirez-Ortiz void bl1_platform_setup(void)
88e35d0edbSJorge Ramirez-Ortiz {
89e35d0edbSJorge Ramirez-Ortiz 	int i;
9015b54e7bSVictor Chong #if !POPLAR_RECOVERY
91d5ed2946SShawn Guo 	struct mmc_device_info info;
9259149bbeSVictor Chong 	dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE);
9315b54e7bSVictor Chong #endif
94e35d0edbSJorge Ramirez-Ortiz 
95e35d0edbSJorge Ramirez-Ortiz 	generic_delay_timer_init();
96e35d0edbSJorge Ramirez-Ortiz 
97e35d0edbSJorge Ramirez-Ortiz 	pl061_gpio_init();
98e35d0edbSJorge Ramirez-Ortiz 	for (i = 0; i < GPIO_MAX; i++)
99e35d0edbSJorge Ramirez-Ortiz 		pl061_gpio_register(GPIO_BASE(i), i);
100e35d0edbSJorge Ramirez-Ortiz 
10115b54e7bSVictor Chong #if !POPLAR_RECOVERY
10259149bbeSVictor Chong 	/* SoC-specific emmc register are initialized/configured by bootrom */
10359149bbeSVictor Chong 	INFO("BL1: initializing emmc\n");
104eba1b6b3SHaojian Zhuang 	info.mmc_dev_type = MMC_IS_EMMC;
105eba1b6b3SHaojian Zhuang 	dw_mmc_init(&params, &info);
10615b54e7bSVictor Chong #endif
10759149bbeSVictor Chong 
108e35d0edbSJorge Ramirez-Ortiz 	plat_io_setup();
109e35d0edbSJorge Ramirez-Ortiz }
110e35d0edbSJorge Ramirez-Ortiz 
111e35d0edbSJorge Ramirez-Ortiz unsigned int bl1_plat_get_next_image_id(void)
112e35d0edbSJorge Ramirez-Ortiz {
113e35d0edbSJorge Ramirez-Ortiz 	return BL2_IMAGE_ID;
114e35d0edbSJorge Ramirez-Ortiz }
115