xref: /rk3399_ARM-atf/plat/hisilicon/poplar/bl1_plat_setup.c (revision 0d8052a4eacc73aa808bf4b242f9f64b62875b9d)
1e35d0edbSJorge Ramirez-Ortiz /*
2e35d0edbSJorge Ramirez-Ortiz  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3e35d0edbSJorge Ramirez-Ortiz  *
4e35d0edbSJorge Ramirez-Ortiz  * SPDX-License-Identifier: BSD-3-Clause
5e35d0edbSJorge Ramirez-Ortiz  */
6e35d0edbSJorge Ramirez-Ortiz 
7e35d0edbSJorge Ramirez-Ortiz #include <arch_helpers.h>
8e35d0edbSJorge Ramirez-Ortiz #include <assert.h>
9e35d0edbSJorge Ramirez-Ortiz #include <bl_common.h>
10e35d0edbSJorge Ramirez-Ortiz #include <console.h>
11e35d0edbSJorge Ramirez-Ortiz #include <debug.h>
1259149bbeSVictor Chong #include <dw_mmc.h>
1359149bbeSVictor Chong #include <emmc.h>
14e35d0edbSJorge Ramirez-Ortiz #include <errno.h>
15e35d0edbSJorge Ramirez-Ortiz #include <generic_delay_timer.h>
16e35d0edbSJorge Ramirez-Ortiz #include <mmio.h>
17e35d0edbSJorge Ramirez-Ortiz #include <pl061_gpio.h>
18e35d0edbSJorge Ramirez-Ortiz #include <platform.h>
19e35d0edbSJorge Ramirez-Ortiz #include <platform_def.h>
20e35d0edbSJorge Ramirez-Ortiz #include <string.h>
21e35d0edbSJorge Ramirez-Ortiz #include <tbbr_img_def.h>
22e35d0edbSJorge Ramirez-Ortiz #include "../../bl1/bl1_private.h"
23e35d0edbSJorge Ramirez-Ortiz #include "hi3798cv200.h"
24e35d0edbSJorge Ramirez-Ortiz #include "plat_private.h"
25e35d0edbSJorge Ramirez-Ortiz 
26e35d0edbSJorge Ramirez-Ortiz /* Symbols from link script for conherent section */
27e35d0edbSJorge Ramirez-Ortiz extern unsigned long __COHERENT_RAM_START__;
28e35d0edbSJorge Ramirez-Ortiz extern unsigned long __COHERENT_RAM_END__;
29e35d0edbSJorge Ramirez-Ortiz 
30e35d0edbSJorge Ramirez-Ortiz #define BL1_COHERENT_RAM_BASE	(unsigned long)(&__COHERENT_RAM_START__)
31e35d0edbSJorge Ramirez-Ortiz #define BL1_COHERENT_RAM_LIMIT	(unsigned long)(&__COHERENT_RAM_END__)
32e35d0edbSJorge Ramirez-Ortiz 
33e35d0edbSJorge Ramirez-Ortiz /* Data structure which holds the extents of the trusted RAM for BL1 */
34e35d0edbSJorge Ramirez-Ortiz static meminfo_t bl1_tzram_layout;
35e35d0edbSJorge Ramirez-Ortiz 
36e35d0edbSJorge Ramirez-Ortiz meminfo_t *bl1_plat_sec_mem_layout(void)
37e35d0edbSJorge Ramirez-Ortiz {
38e35d0edbSJorge Ramirez-Ortiz 	return &bl1_tzram_layout;
39e35d0edbSJorge Ramirez-Ortiz }
40e35d0edbSJorge Ramirez-Ortiz 
41*0d8052a4SVictor Chong #if LOAD_IMAGE_V2
42*0d8052a4SVictor Chong /*******************************************************************************
43*0d8052a4SVictor Chong  * Function that takes a memory layout into which BL2 has been loaded and
44*0d8052a4SVictor Chong  * populates a new memory layout for BL2 that ensures that BL1's data sections
45*0d8052a4SVictor Chong  * resident in secure RAM are not visible to BL2.
46*0d8052a4SVictor Chong  ******************************************************************************/
47*0d8052a4SVictor Chong void bl1_init_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
48*0d8052a4SVictor Chong 			     meminfo_t *bl2_mem_layout)
49*0d8052a4SVictor Chong {
50*0d8052a4SVictor Chong 
51*0d8052a4SVictor Chong 	assert(bl1_mem_layout != NULL);
52*0d8052a4SVictor Chong 	assert(bl2_mem_layout != NULL);
53*0d8052a4SVictor Chong 
54*0d8052a4SVictor Chong 	/*
55*0d8052a4SVictor Chong 	 * Cannot use default weak implementation in bl1main.c because
56*0d8052a4SVictor Chong 	 * BL1 RW data is not at the top of bl1_mem_layout
57*0d8052a4SVictor Chong 	 */
58*0d8052a4SVictor Chong 	bl2_mem_layout->total_base = BL2_BASE;
59*0d8052a4SVictor Chong 	bl2_mem_layout->total_size = BL32_LIMIT - BL2_BASE;
60*0d8052a4SVictor Chong 
61*0d8052a4SVictor Chong 	flush_dcache_range((unsigned long)bl2_mem_layout, sizeof(meminfo_t));
62*0d8052a4SVictor Chong }
63*0d8052a4SVictor Chong #endif /* LOAD_IMAGE_V2 */
64*0d8052a4SVictor Chong 
65e35d0edbSJorge Ramirez-Ortiz void bl1_early_platform_setup(void)
66e35d0edbSJorge Ramirez-Ortiz {
67e35d0edbSJorge Ramirez-Ortiz 	/* Initialize the console to provide early debug support */
68e35d0edbSJorge Ramirez-Ortiz 	console_init(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, PL011_BAUDRATE);
69e35d0edbSJorge Ramirez-Ortiz 
70e35d0edbSJorge Ramirez-Ortiz 	/* Allow BL1 to see the whole Trusted RAM */
71*0d8052a4SVictor Chong 	bl1_tzram_layout.total_base = BL1_RW_BASE;
72*0d8052a4SVictor Chong 	bl1_tzram_layout.total_size = BL1_RW_SIZE;
73e35d0edbSJorge Ramirez-Ortiz 
74*0d8052a4SVictor Chong #if !LOAD_IMAGE_V2
75e35d0edbSJorge Ramirez-Ortiz 	/* Calculate how much RAM BL1 is using and how much remains free */
76*0d8052a4SVictor Chong 	bl1_tzram_layout.free_base = BL1_RW_BASE;
77*0d8052a4SVictor Chong 	bl1_tzram_layout.free_size = BL1_RW_SIZE;
78e35d0edbSJorge Ramirez-Ortiz 
79e35d0edbSJorge Ramirez-Ortiz 	reserve_mem(&bl1_tzram_layout.free_base,
80e35d0edbSJorge Ramirez-Ortiz 		    &bl1_tzram_layout.free_size,
81e35d0edbSJorge Ramirez-Ortiz 		    BL1_RAM_BASE,
82e35d0edbSJorge Ramirez-Ortiz 		    BL1_RAM_LIMIT - BL1_RAM_BASE);
83*0d8052a4SVictor Chong #endif
84e35d0edbSJorge Ramirez-Ortiz 
85e35d0edbSJorge Ramirez-Ortiz 	INFO("BL1: 0x%lx - 0x%lx [size = %zu]\n", BL1_RAM_BASE, BL1_RAM_LIMIT,
86e35d0edbSJorge Ramirez-Ortiz 	     BL1_RAM_LIMIT - BL1_RAM_BASE);
87e35d0edbSJorge Ramirez-Ortiz }
88e35d0edbSJorge Ramirez-Ortiz 
89e35d0edbSJorge Ramirez-Ortiz void bl1_plat_arch_setup(void)
90e35d0edbSJorge Ramirez-Ortiz {
91e35d0edbSJorge Ramirez-Ortiz 	plat_configure_mmu_el3(bl1_tzram_layout.total_base,
92e35d0edbSJorge Ramirez-Ortiz 			       bl1_tzram_layout.total_size,
93*0d8052a4SVictor Chong 			       BL1_RO_BASE, /* l-loader and BL1 ROM */
94e35d0edbSJorge Ramirez-Ortiz 			       BL1_RO_LIMIT,
95e35d0edbSJorge Ramirez-Ortiz 			       BL1_COHERENT_RAM_BASE,
96e35d0edbSJorge Ramirez-Ortiz 			       BL1_COHERENT_RAM_LIMIT);
97e35d0edbSJorge Ramirez-Ortiz }
98e35d0edbSJorge Ramirez-Ortiz 
99e35d0edbSJorge Ramirez-Ortiz void bl1_platform_setup(void)
100e35d0edbSJorge Ramirez-Ortiz {
101e35d0edbSJorge Ramirez-Ortiz 	int i;
10215b54e7bSVictor Chong #if !POPLAR_RECOVERY
10359149bbeSVictor Chong 	dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE);
10415b54e7bSVictor Chong #endif
105e35d0edbSJorge Ramirez-Ortiz 
106e35d0edbSJorge Ramirez-Ortiz 	generic_delay_timer_init();
107e35d0edbSJorge Ramirez-Ortiz 
108e35d0edbSJorge Ramirez-Ortiz 	pl061_gpio_init();
109e35d0edbSJorge Ramirez-Ortiz 	for (i = 0; i < GPIO_MAX; i++)
110e35d0edbSJorge Ramirez-Ortiz 		pl061_gpio_register(GPIO_BASE(i), i);
111e35d0edbSJorge Ramirez-Ortiz 
11215b54e7bSVictor Chong #if !POPLAR_RECOVERY
11359149bbeSVictor Chong 	/* SoC-specific emmc register are initialized/configured by bootrom */
11459149bbeSVictor Chong 	INFO("BL1: initializing emmc\n");
11559149bbeSVictor Chong 	dw_mmc_init(&params);
11615b54e7bSVictor Chong #endif
11759149bbeSVictor Chong 
118e35d0edbSJorge Ramirez-Ortiz 	plat_io_setup();
119e35d0edbSJorge Ramirez-Ortiz }
120e35d0edbSJorge Ramirez-Ortiz 
121e35d0edbSJorge Ramirez-Ortiz unsigned int bl1_plat_get_next_image_id(void)
122e35d0edbSJorge Ramirez-Ortiz {
123e35d0edbSJorge Ramirez-Ortiz 	return BL2_IMAGE_ID;
124e35d0edbSJorge Ramirez-Ortiz }
125