12f2abcf4SHaojian Zhuang /* 22f2abcf4SHaojian Zhuang * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 32f2abcf4SHaojian Zhuang * 42f2abcf4SHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 52f2abcf4SHaojian Zhuang */ 62f2abcf4SHaojian Zhuang 72f2abcf4SHaojian Zhuang #ifndef __PLATFORM_DEF_H__ 82f2abcf4SHaojian Zhuang #define __PLATFORM_DEF_H__ 92f2abcf4SHaojian Zhuang 102f2abcf4SHaojian Zhuang #include <arch.h> 112f2abcf4SHaojian Zhuang #include "../hikey960_def.h" 122f2abcf4SHaojian Zhuang 132de0c5ccSVictor Chong /* Special value used to verify platform parameters from BL2 to BL3-1 */ 142de0c5ccSVictor Chong #define HIKEY960_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL 152f2abcf4SHaojian Zhuang 162f2abcf4SHaojian Zhuang /* 172f2abcf4SHaojian Zhuang * Generic platform constants 182f2abcf4SHaojian Zhuang */ 192f2abcf4SHaojian Zhuang 202f2abcf4SHaojian Zhuang /* Size of cacheable stacks */ 212f2abcf4SHaojian Zhuang #define PLATFORM_STACK_SIZE 0x800 222f2abcf4SHaojian Zhuang 232f2abcf4SHaojian Zhuang #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 242f2abcf4SHaojian Zhuang 252f2abcf4SHaojian Zhuang #define PLATFORM_CACHE_LINE_SIZE 64 262f2abcf4SHaojian Zhuang #define PLATFORM_CLUSTER_COUNT 2 272f2abcf4SHaojian Zhuang #define PLATFORM_CORE_COUNT_PER_CLUSTER 4 282f2abcf4SHaojian Zhuang #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \ 292f2abcf4SHaojian Zhuang PLATFORM_CORE_COUNT_PER_CLUSTER) 302f2abcf4SHaojian Zhuang #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 312f2abcf4SHaojian Zhuang #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ 322f2abcf4SHaojian Zhuang PLATFORM_CLUSTER_COUNT + 1) 332f2abcf4SHaojian Zhuang 342f2abcf4SHaojian Zhuang #define PLAT_MAX_RET_STATE 1 352f2abcf4SHaojian Zhuang #define PLAT_MAX_OFF_STATE 2 362f2abcf4SHaojian Zhuang 372f2abcf4SHaojian Zhuang #define MAX_IO_DEVICES 3 382f2abcf4SHaojian Zhuang #define MAX_IO_HANDLES 4 392f2abcf4SHaojian Zhuang /* UFS RPMB and UFS User Data */ 402f2abcf4SHaojian Zhuang #define MAX_IO_BLOCK_DEVICES 2 412f2abcf4SHaojian Zhuang 422f2abcf4SHaojian Zhuang 432f2abcf4SHaojian Zhuang /* 442f2abcf4SHaojian Zhuang * Platform memory map related constants 452f2abcf4SHaojian Zhuang */ 462f2abcf4SHaojian Zhuang 472f2abcf4SHaojian Zhuang /* 482f2abcf4SHaojian Zhuang * BL1 specific defines. 492f2abcf4SHaojian Zhuang */ 502f2abcf4SHaojian Zhuang #define BL1_RO_BASE (0x1AC00000) 512f2abcf4SHaojian Zhuang #define BL1_RO_LIMIT (BL1_RO_BASE + 0x10000) 522f2abcf4SHaojian Zhuang #define BL1_RW_BASE (BL1_RO_LIMIT) /* 1AC1_0000 */ 532f2abcf4SHaojian Zhuang #define BL1_RW_SIZE (0x00188000) 542f2abcf4SHaojian Zhuang #define BL1_RW_LIMIT (0x1B000000) 552f2abcf4SHaojian Zhuang 562f2abcf4SHaojian Zhuang /* 572f2abcf4SHaojian Zhuang * BL2 specific defines. 582f2abcf4SHaojian Zhuang */ 592f2abcf4SHaojian Zhuang #define BL2_BASE (BL1_RW_BASE + 0x8000) /* 1AC1_8000 */ 602f2abcf4SHaojian Zhuang #define BL2_LIMIT (BL2_BASE + 0x40000) /* 1AC5_8000 */ 612f2abcf4SHaojian Zhuang 622f2abcf4SHaojian Zhuang /* 632f2abcf4SHaojian Zhuang * BL31 specific defines. 642f2abcf4SHaojian Zhuang */ 652f2abcf4SHaojian Zhuang #define BL31_BASE (BL2_LIMIT) /* 1AC5_8000 */ 662f2abcf4SHaojian Zhuang #define BL31_LIMIT (BL31_BASE + 0x40000) /* 1AC9_8000 */ 672f2abcf4SHaojian Zhuang 685e3325e7SVictor Chong /* 695e3325e7SVictor Chong * BL3-2 specific defines. 705e3325e7SVictor Chong */ 715e3325e7SVictor Chong 725e3325e7SVictor Chong /* 735e3325e7SVictor Chong * The TSP currently executes from TZC secured area of DRAM. 745e3325e7SVictor Chong */ 755e3325e7SVictor Chong #define BL32_DRAM_BASE DDR_SEC_BASE 765e3325e7SVictor Chong #define BL32_DRAM_LIMIT (DDR_SEC_BASE+DDR_SEC_SIZE) 775e3325e7SVictor Chong 78b16bb16eSVictor Chong #if LOAD_IMAGE_V2 79b16bb16eSVictor Chong #ifdef SPD_opteed 80b16bb16eSVictor Chong /* Load pageable part of OP-TEE at end of allocated DRAM space for BL32 */ 81b16bb16eSVictor Chong #define HIKEY960_OPTEE_PAGEABLE_LOAD_BASE (BL32_DRAM_LIMIT - HIKEY960_OPTEE_PAGEABLE_LOAD_SIZE) /* 0x3FC0_0000 */ 82b16bb16eSVictor Chong #define HIKEY960_OPTEE_PAGEABLE_LOAD_SIZE 0x400000 /* 4MB */ 83b16bb16eSVictor Chong #endif 84b16bb16eSVictor Chong #endif 85b16bb16eSVictor Chong 865e3325e7SVictor Chong #if (HIKEY960_TSP_RAM_LOCATION_ID == HIKEY960_DRAM_ID) 875e3325e7SVictor Chong #define TSP_SEC_MEM_BASE BL32_DRAM_BASE 885e3325e7SVictor Chong #define TSP_SEC_MEM_SIZE (BL32_DRAM_LIMIT - BL32_DRAM_BASE) 895e3325e7SVictor Chong #define BL32_BASE BL32_DRAM_BASE 905e3325e7SVictor Chong #define BL32_LIMIT BL32_DRAM_LIMIT 915e3325e7SVictor Chong #elif (HIKEY960_TSP_RAM_LOCATION_ID == HIKEY960_SRAM_ID) 925e3325e7SVictor Chong #error "SRAM storage of TSP payload is currently unsupported" 935e3325e7SVictor Chong #else 945e3325e7SVictor Chong #error "Currently unsupported HIKEY960_TSP_LOCATION_ID value" 955e3325e7SVictor Chong #endif 965e3325e7SVictor Chong 97fe116c65SVictor Chong /* BL32 is mandatory in AArch32 */ 98fe116c65SVictor Chong #ifndef AARCH32 99fe116c65SVictor Chong #ifdef SPD_none 100fe116c65SVictor Chong #undef BL32_BASE 101fe116c65SVictor Chong #endif /* SPD_none */ 102fe116c65SVictor Chong #endif 103fe116c65SVictor Chong 1042f2abcf4SHaojian Zhuang #define NS_BL1U_BASE (BL31_LIMIT) /* 1AC9_8000 */ 1052f2abcf4SHaojian Zhuang #define NS_BL1U_SIZE (0x00100000) 1062f2abcf4SHaojian Zhuang #define NS_BL1U_LIMIT (NS_BL1U_BASE + NS_BL1U_SIZE) 1072f2abcf4SHaojian Zhuang 1082f2abcf4SHaojian Zhuang #define HIKEY960_NS_IMAGE_OFFSET (0x1AC18000) /* offset in l-loader */ 1092f2abcf4SHaojian Zhuang #define HIKEY960_NS_TMP_OFFSET (0x1AE00000) 1102f2abcf4SHaojian Zhuang 1112de0c5ccSVictor Chong #define SCP_BL2_BASE (0x89C80000) 1122de0c5ccSVictor Chong #define SCP_BL2_SIZE (0x00040000) 1132f2abcf4SHaojian Zhuang 1142f2abcf4SHaojian Zhuang /* 1152f2abcf4SHaojian Zhuang * Platform specific page table and MMU setup constants 1162f2abcf4SHaojian Zhuang */ 1172f2abcf4SHaojian Zhuang #define ADDR_SPACE_SIZE (1ull << 32) 1182f2abcf4SHaojian Zhuang 119*e8a87acdSRoberto Vargas #if defined(IMAGE_BL1) || defined(IMAGE_BL31) || defined(IMAGE_BL32) 1202f2abcf4SHaojian Zhuang #define MAX_XLAT_TABLES 3 1212f2abcf4SHaojian Zhuang #endif 1222f2abcf4SHaojian Zhuang 123*e8a87acdSRoberto Vargas #ifdef IMAGE_BL2 124b16bb16eSVictor Chong #if LOAD_IMAGE_V2 125b16bb16eSVictor Chong #ifdef SPD_opteed 126b16bb16eSVictor Chong #define MAX_XLAT_TABLES 4 127b16bb16eSVictor Chong #else 128b16bb16eSVictor Chong #define MAX_XLAT_TABLES 3 129b16bb16eSVictor Chong #endif 130b16bb16eSVictor Chong #else 131b16bb16eSVictor Chong #define MAX_XLAT_TABLES 3 132b16bb16eSVictor Chong #endif 133b16bb16eSVictor Chong #endif 134b16bb16eSVictor Chong 1352f2abcf4SHaojian Zhuang #define MAX_MMAP_REGIONS 16 1362f2abcf4SHaojian Zhuang 1372f2abcf4SHaojian Zhuang /* 1382f2abcf4SHaojian Zhuang * Declarations and constants to access the mailboxes safely. Each mailbox is 1392f2abcf4SHaojian Zhuang * aligned on the biggest cache line size in the platform. This is known only 1402f2abcf4SHaojian Zhuang * to the platform as it might have a combination of integrated and external 1412f2abcf4SHaojian Zhuang * caches. Such alignment ensures that two maiboxes do not sit on the same cache 1422f2abcf4SHaojian Zhuang * line at any cache level. They could belong to different cpus/clusters & 1432f2abcf4SHaojian Zhuang * get written while being protected by different locks causing corruption of 1442f2abcf4SHaojian Zhuang * a valid mailbox address. 1452f2abcf4SHaojian Zhuang */ 1462f2abcf4SHaojian Zhuang #define CACHE_WRITEBACK_SHIFT 6 1472f2abcf4SHaojian Zhuang #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 1482f2abcf4SHaojian Zhuang 1492f2abcf4SHaojian Zhuang #endif /* __PLATFORM_DEF_H__ */ 150