xref: /rk3399_ARM-atf/plat/hisilicon/hikey960/include/platform_def.h (revision 5e3325e73c0aca2934982cb10b881064d9b657f1)
12f2abcf4SHaojian Zhuang /*
22f2abcf4SHaojian Zhuang  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
32f2abcf4SHaojian Zhuang  *
42f2abcf4SHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
52f2abcf4SHaojian Zhuang  */
62f2abcf4SHaojian Zhuang 
72f2abcf4SHaojian Zhuang #ifndef __PLATFORM_DEF_H__
82f2abcf4SHaojian Zhuang #define __PLATFORM_DEF_H__
92f2abcf4SHaojian Zhuang 
102f2abcf4SHaojian Zhuang #include <arch.h>
112f2abcf4SHaojian Zhuang #include "../hikey960_def.h"
122f2abcf4SHaojian Zhuang 
132f2abcf4SHaojian Zhuang 
142f2abcf4SHaojian Zhuang /*
152f2abcf4SHaojian Zhuang  * Generic platform constants
162f2abcf4SHaojian Zhuang  */
172f2abcf4SHaojian Zhuang 
182f2abcf4SHaojian Zhuang /* Size of cacheable stacks */
192f2abcf4SHaojian Zhuang #define PLATFORM_STACK_SIZE		0x800
202f2abcf4SHaojian Zhuang 
212f2abcf4SHaojian Zhuang #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
222f2abcf4SHaojian Zhuang 
232f2abcf4SHaojian Zhuang #define PLATFORM_CACHE_LINE_SIZE	64
242f2abcf4SHaojian Zhuang #define PLATFORM_CLUSTER_COUNT		2
252f2abcf4SHaojian Zhuang #define PLATFORM_CORE_COUNT_PER_CLUSTER	4
262f2abcf4SHaojian Zhuang #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER_COUNT * \
272f2abcf4SHaojian Zhuang 					 PLATFORM_CORE_COUNT_PER_CLUSTER)
282f2abcf4SHaojian Zhuang #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
292f2abcf4SHaojian Zhuang #define PLAT_NUM_PWR_DOMAINS		(PLATFORM_CORE_COUNT + \
302f2abcf4SHaojian Zhuang 					 PLATFORM_CLUSTER_COUNT + 1)
312f2abcf4SHaojian Zhuang 
322f2abcf4SHaojian Zhuang #define PLAT_MAX_RET_STATE		1
332f2abcf4SHaojian Zhuang #define PLAT_MAX_OFF_STATE		2
342f2abcf4SHaojian Zhuang 
352f2abcf4SHaojian Zhuang #define MAX_IO_DEVICES			3
362f2abcf4SHaojian Zhuang #define MAX_IO_HANDLES			4
372f2abcf4SHaojian Zhuang /* UFS RPMB and UFS User Data */
382f2abcf4SHaojian Zhuang #define MAX_IO_BLOCK_DEVICES		2
392f2abcf4SHaojian Zhuang 
402f2abcf4SHaojian Zhuang 
412f2abcf4SHaojian Zhuang /*
422f2abcf4SHaojian Zhuang  * Platform memory map related constants
432f2abcf4SHaojian Zhuang  */
442f2abcf4SHaojian Zhuang 
452f2abcf4SHaojian Zhuang /*
462f2abcf4SHaojian Zhuang  * BL1 specific defines.
472f2abcf4SHaojian Zhuang  */
482f2abcf4SHaojian Zhuang #define BL1_RO_BASE			(0x1AC00000)
492f2abcf4SHaojian Zhuang #define BL1_RO_LIMIT			(BL1_RO_BASE + 0x10000)
502f2abcf4SHaojian Zhuang #define BL1_RW_BASE			(BL1_RO_LIMIT)		/* 1AC1_0000 */
512f2abcf4SHaojian Zhuang #define BL1_RW_SIZE			(0x00188000)
522f2abcf4SHaojian Zhuang #define BL1_RW_LIMIT			(0x1B000000)
532f2abcf4SHaojian Zhuang 
542f2abcf4SHaojian Zhuang /*
552f2abcf4SHaojian Zhuang  * BL2 specific defines.
562f2abcf4SHaojian Zhuang  */
572f2abcf4SHaojian Zhuang #define BL2_BASE			(BL1_RW_BASE + 0x8000)	/* 1AC1_8000 */
582f2abcf4SHaojian Zhuang #define BL2_LIMIT			(BL2_BASE + 0x40000)	/* 1AC5_8000 */
592f2abcf4SHaojian Zhuang 
602f2abcf4SHaojian Zhuang /*
612f2abcf4SHaojian Zhuang  * BL31 specific defines.
622f2abcf4SHaojian Zhuang  */
632f2abcf4SHaojian Zhuang #define BL31_BASE			(BL2_LIMIT)		/* 1AC5_8000 */
642f2abcf4SHaojian Zhuang #define BL31_LIMIT			(BL31_BASE + 0x40000)	/* 1AC9_8000 */
652f2abcf4SHaojian Zhuang 
66*5e3325e7SVictor Chong /*
67*5e3325e7SVictor Chong  * BL3-2 specific defines.
68*5e3325e7SVictor Chong  */
69*5e3325e7SVictor Chong 
70*5e3325e7SVictor Chong /*
71*5e3325e7SVictor Chong  * The TSP currently executes from TZC secured area of DRAM.
72*5e3325e7SVictor Chong  */
73*5e3325e7SVictor Chong #define BL32_DRAM_BASE                  DDR_SEC_BASE
74*5e3325e7SVictor Chong #define BL32_DRAM_LIMIT                 (DDR_SEC_BASE+DDR_SEC_SIZE)
75*5e3325e7SVictor Chong 
76*5e3325e7SVictor Chong #if (HIKEY960_TSP_RAM_LOCATION_ID == HIKEY960_DRAM_ID)
77*5e3325e7SVictor Chong #define TSP_SEC_MEM_BASE		BL32_DRAM_BASE
78*5e3325e7SVictor Chong #define TSP_SEC_MEM_SIZE		(BL32_DRAM_LIMIT - BL32_DRAM_BASE)
79*5e3325e7SVictor Chong #define BL32_BASE			BL32_DRAM_BASE
80*5e3325e7SVictor Chong #define BL32_LIMIT			BL32_DRAM_LIMIT
81*5e3325e7SVictor Chong #elif (HIKEY960_TSP_RAM_LOCATION_ID == HIKEY960_SRAM_ID)
82*5e3325e7SVictor Chong #error "SRAM storage of TSP payload is currently unsupported"
83*5e3325e7SVictor Chong #else
84*5e3325e7SVictor Chong #error "Currently unsupported HIKEY960_TSP_LOCATION_ID value"
85*5e3325e7SVictor Chong #endif
86*5e3325e7SVictor Chong 
872f2abcf4SHaojian Zhuang #define NS_BL1U_BASE			(BL31_LIMIT)		/* 1AC9_8000 */
882f2abcf4SHaojian Zhuang #define NS_BL1U_SIZE			(0x00100000)
892f2abcf4SHaojian Zhuang #define NS_BL1U_LIMIT			(NS_BL1U_BASE + NS_BL1U_SIZE)
902f2abcf4SHaojian Zhuang 
912f2abcf4SHaojian Zhuang #define HIKEY960_NS_IMAGE_OFFSET	(0x1AC18000)	/* offset in l-loader */
922f2abcf4SHaojian Zhuang #define HIKEY960_NS_TMP_OFFSET		(0x1AE00000)
932f2abcf4SHaojian Zhuang 
94*5e3325e7SVictor Chong #define SCP_BL2_BASE			BL31_BASE /* 1AC5_8000 */
952f2abcf4SHaojian Zhuang 
962f2abcf4SHaojian Zhuang #define SCP_MEM_BASE			(0x89C80000)
972f2abcf4SHaojian Zhuang #define SCP_MEM_SIZE			(0x00040000)
982f2abcf4SHaojian Zhuang 
992f2abcf4SHaojian Zhuang /*
1002f2abcf4SHaojian Zhuang  * Platform specific page table and MMU setup constants
1012f2abcf4SHaojian Zhuang  */
1022f2abcf4SHaojian Zhuang #define ADDR_SPACE_SIZE			(1ull << 32)
1032f2abcf4SHaojian Zhuang 
104*5e3325e7SVictor Chong #if IMAGE_BL1 || IMAGE_BL2 || IMAGE_BL31 || IMAGE_BL32
1052f2abcf4SHaojian Zhuang #define MAX_XLAT_TABLES			3
1062f2abcf4SHaojian Zhuang #endif
1072f2abcf4SHaojian Zhuang 
1082f2abcf4SHaojian Zhuang #define MAX_MMAP_REGIONS		16
1092f2abcf4SHaojian Zhuang 
1102f2abcf4SHaojian Zhuang /*
1112f2abcf4SHaojian Zhuang  * Declarations and constants to access the mailboxes safely. Each mailbox is
1122f2abcf4SHaojian Zhuang  * aligned on the biggest cache line size in the platform. This is known only
1132f2abcf4SHaojian Zhuang  * to the platform as it might have a combination of integrated and external
1142f2abcf4SHaojian Zhuang  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
1152f2abcf4SHaojian Zhuang  * line at any cache level. They could belong to different cpus/clusters &
1162f2abcf4SHaojian Zhuang  * get written while being protected by different locks causing corruption of
1172f2abcf4SHaojian Zhuang  * a valid mailbox address.
1182f2abcf4SHaojian Zhuang  */
1192f2abcf4SHaojian Zhuang #define CACHE_WRITEBACK_SHIFT		6
1202f2abcf4SHaojian Zhuang #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
1212f2abcf4SHaojian Zhuang 
1222f2abcf4SHaojian Zhuang #endif /* __PLATFORM_DEF_H__ */
123