1*2f2abcf4SHaojian Zhuang /* 2*2f2abcf4SHaojian Zhuang * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 3*2f2abcf4SHaojian Zhuang * 4*2f2abcf4SHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 5*2f2abcf4SHaojian Zhuang */ 6*2f2abcf4SHaojian Zhuang 7*2f2abcf4SHaojian Zhuang #ifndef __PLATFORM_DEF_H__ 8*2f2abcf4SHaojian Zhuang #define __PLATFORM_DEF_H__ 9*2f2abcf4SHaojian Zhuang 10*2f2abcf4SHaojian Zhuang #include <arch.h> 11*2f2abcf4SHaojian Zhuang #include "../hikey960_def.h" 12*2f2abcf4SHaojian Zhuang 13*2f2abcf4SHaojian Zhuang 14*2f2abcf4SHaojian Zhuang /* 15*2f2abcf4SHaojian Zhuang * Generic platform constants 16*2f2abcf4SHaojian Zhuang */ 17*2f2abcf4SHaojian Zhuang 18*2f2abcf4SHaojian Zhuang /* Size of cacheable stacks */ 19*2f2abcf4SHaojian Zhuang #define PLATFORM_STACK_SIZE 0x800 20*2f2abcf4SHaojian Zhuang 21*2f2abcf4SHaojian Zhuang #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 22*2f2abcf4SHaojian Zhuang 23*2f2abcf4SHaojian Zhuang #define PLATFORM_CACHE_LINE_SIZE 64 24*2f2abcf4SHaojian Zhuang #define PLATFORM_CLUSTER_COUNT 2 25*2f2abcf4SHaojian Zhuang #define PLATFORM_CORE_COUNT_PER_CLUSTER 4 26*2f2abcf4SHaojian Zhuang #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \ 27*2f2abcf4SHaojian Zhuang PLATFORM_CORE_COUNT_PER_CLUSTER) 28*2f2abcf4SHaojian Zhuang #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 29*2f2abcf4SHaojian Zhuang #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ 30*2f2abcf4SHaojian Zhuang PLATFORM_CLUSTER_COUNT + 1) 31*2f2abcf4SHaojian Zhuang 32*2f2abcf4SHaojian Zhuang #define PLAT_MAX_RET_STATE 1 33*2f2abcf4SHaojian Zhuang #define PLAT_MAX_OFF_STATE 2 34*2f2abcf4SHaojian Zhuang 35*2f2abcf4SHaojian Zhuang #define MAX_IO_DEVICES 3 36*2f2abcf4SHaojian Zhuang #define MAX_IO_HANDLES 4 37*2f2abcf4SHaojian Zhuang /* UFS RPMB and UFS User Data */ 38*2f2abcf4SHaojian Zhuang #define MAX_IO_BLOCK_DEVICES 2 39*2f2abcf4SHaojian Zhuang 40*2f2abcf4SHaojian Zhuang 41*2f2abcf4SHaojian Zhuang /* 42*2f2abcf4SHaojian Zhuang * Platform memory map related constants 43*2f2abcf4SHaojian Zhuang */ 44*2f2abcf4SHaojian Zhuang 45*2f2abcf4SHaojian Zhuang /* 46*2f2abcf4SHaojian Zhuang * BL1 specific defines. 47*2f2abcf4SHaojian Zhuang */ 48*2f2abcf4SHaojian Zhuang #define BL1_RO_BASE (0x1AC00000) 49*2f2abcf4SHaojian Zhuang #define BL1_RO_LIMIT (BL1_RO_BASE + 0x10000) 50*2f2abcf4SHaojian Zhuang #define BL1_RW_BASE (BL1_RO_LIMIT) /* 1AC1_0000 */ 51*2f2abcf4SHaojian Zhuang #define BL1_RW_SIZE (0x00188000) 52*2f2abcf4SHaojian Zhuang #define BL1_RW_LIMIT (0x1B000000) 53*2f2abcf4SHaojian Zhuang 54*2f2abcf4SHaojian Zhuang /* 55*2f2abcf4SHaojian Zhuang * BL2 specific defines. 56*2f2abcf4SHaojian Zhuang */ 57*2f2abcf4SHaojian Zhuang #define BL2_BASE (BL1_RW_BASE + 0x8000) /* 1AC1_8000 */ 58*2f2abcf4SHaojian Zhuang #define BL2_LIMIT (BL2_BASE + 0x40000) /* 1AC5_8000 */ 59*2f2abcf4SHaojian Zhuang 60*2f2abcf4SHaojian Zhuang /* 61*2f2abcf4SHaojian Zhuang * BL31 specific defines. 62*2f2abcf4SHaojian Zhuang */ 63*2f2abcf4SHaojian Zhuang #define BL31_BASE (BL2_LIMIT) /* 1AC5_8000 */ 64*2f2abcf4SHaojian Zhuang #define BL31_LIMIT (BL31_BASE + 0x40000) /* 1AC9_8000 */ 65*2f2abcf4SHaojian Zhuang 66*2f2abcf4SHaojian Zhuang #define NS_BL1U_BASE (BL31_LIMIT) /* 1AC9_8000 */ 67*2f2abcf4SHaojian Zhuang #define NS_BL1U_SIZE (0x00100000) 68*2f2abcf4SHaojian Zhuang #define NS_BL1U_LIMIT (NS_BL1U_BASE + NS_BL1U_SIZE) 69*2f2abcf4SHaojian Zhuang 70*2f2abcf4SHaojian Zhuang #define HIKEY960_NS_IMAGE_OFFSET (0x1AC18000) /* offset in l-loader */ 71*2f2abcf4SHaojian Zhuang #define HIKEY960_NS_TMP_OFFSET (0x1AE00000) 72*2f2abcf4SHaojian Zhuang 73*2f2abcf4SHaojian Zhuang #define SCP_BL2_BASE BL31_BASE 74*2f2abcf4SHaojian Zhuang 75*2f2abcf4SHaojian Zhuang #define SCP_MEM_BASE (0x89C80000) 76*2f2abcf4SHaojian Zhuang #define SCP_MEM_SIZE (0x00040000) 77*2f2abcf4SHaojian Zhuang 78*2f2abcf4SHaojian Zhuang /* 79*2f2abcf4SHaojian Zhuang * Platform specific page table and MMU setup constants 80*2f2abcf4SHaojian Zhuang */ 81*2f2abcf4SHaojian Zhuang #define ADDR_SPACE_SIZE (1ull << 32) 82*2f2abcf4SHaojian Zhuang 83*2f2abcf4SHaojian Zhuang #if IMAGE_BL1 || IMAGE_BL2 || IMAGE_BL31 84*2f2abcf4SHaojian Zhuang #define MAX_XLAT_TABLES 3 85*2f2abcf4SHaojian Zhuang #endif 86*2f2abcf4SHaojian Zhuang 87*2f2abcf4SHaojian Zhuang #define MAX_MMAP_REGIONS 16 88*2f2abcf4SHaojian Zhuang 89*2f2abcf4SHaojian Zhuang /* 90*2f2abcf4SHaojian Zhuang * Declarations and constants to access the mailboxes safely. Each mailbox is 91*2f2abcf4SHaojian Zhuang * aligned on the biggest cache line size in the platform. This is known only 92*2f2abcf4SHaojian Zhuang * to the platform as it might have a combination of integrated and external 93*2f2abcf4SHaojian Zhuang * caches. Such alignment ensures that two maiboxes do not sit on the same cache 94*2f2abcf4SHaojian Zhuang * line at any cache level. They could belong to different cpus/clusters & 95*2f2abcf4SHaojian Zhuang * get written while being protected by different locks causing corruption of 96*2f2abcf4SHaojian Zhuang * a valid mailbox address. 97*2f2abcf4SHaojian Zhuang */ 98*2f2abcf4SHaojian Zhuang #define CACHE_WRITEBACK_SHIFT 6 99*2f2abcf4SHaojian Zhuang #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 100*2f2abcf4SHaojian Zhuang 101*2f2abcf4SHaojian Zhuang #endif /* __PLATFORM_DEF_H__ */ 102