xref: /rk3399_ARM-atf/plat/hisilicon/hikey960/include/platform_def.h (revision 07217574afcdcd618320c6bcef3bb9887f334537)
12f2abcf4SHaojian Zhuang /*
26cfc8078SLukas Hanel  * Copyright (c) 2017-2022, ARM Limited and Contributors. All rights reserved.
32f2abcf4SHaojian Zhuang  *
42f2abcf4SHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
52f2abcf4SHaojian Zhuang  */
62f2abcf4SHaojian Zhuang 
71083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H
81083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H
92f2abcf4SHaojian Zhuang 
102f2abcf4SHaojian Zhuang #include <arch.h>
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1209d40e0eSAntonio Nino Diaz 
132f2abcf4SHaojian Zhuang #include "../hikey960_def.h"
142f2abcf4SHaojian Zhuang 
152de0c5ccSVictor Chong /* Special value used to verify platform parameters from BL2 to BL3-1 */
162de0c5ccSVictor Chong #define HIKEY960_BL31_PLAT_PARAM_VAL	0x0f1e2d3c4b5a6978ULL
172f2abcf4SHaojian Zhuang 
182f2abcf4SHaojian Zhuang /*
192f2abcf4SHaojian Zhuang  * Generic platform constants
202f2abcf4SHaojian Zhuang  */
212f2abcf4SHaojian Zhuang 
222f2abcf4SHaojian Zhuang /* Size of cacheable stacks */
23745d8a82STeddy Reed #define PLATFORM_STACK_SIZE		0x1000
242f2abcf4SHaojian Zhuang 
252f2abcf4SHaojian Zhuang #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
262f2abcf4SHaojian Zhuang 
272f2abcf4SHaojian Zhuang #define PLATFORM_CACHE_LINE_SIZE	64
2828abb2c2SDeepika Bhavnani #define PLATFORM_CLUSTER_COUNT		U(2)
2928abb2c2SDeepika Bhavnani #define PLATFORM_CORE_COUNT_PER_CLUSTER	U(4)
302f2abcf4SHaojian Zhuang #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER_COUNT * \
312f2abcf4SHaojian Zhuang 					 PLATFORM_CORE_COUNT_PER_CLUSTER)
322f2abcf4SHaojian Zhuang #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL2
332f2abcf4SHaojian Zhuang #define PLAT_NUM_PWR_DOMAINS	(PLATFORM_CORE_COUNT + \
342f2abcf4SHaojian Zhuang 					 PLATFORM_CLUSTER_COUNT + 1)
352f2abcf4SHaojian Zhuang 
361083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE		U(1)
371083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE		U(2)
382f2abcf4SHaojian Zhuang 
392f2abcf4SHaojian Zhuang #define MAX_IO_DEVICES			3
402f2abcf4SHaojian Zhuang #define MAX_IO_HANDLES			4
412f2abcf4SHaojian Zhuang /* UFS RPMB and UFS User Data */
42b7c6529cSYann Gautier #define MAX_IO_BLOCK_DEVICES		U(2)
432f2abcf4SHaojian Zhuang 
442f2abcf4SHaojian Zhuang 
452f2abcf4SHaojian Zhuang /*
462f2abcf4SHaojian Zhuang  * Platform memory map related constants
472f2abcf4SHaojian Zhuang  */
482f2abcf4SHaojian Zhuang 
492f2abcf4SHaojian Zhuang /*
502f2abcf4SHaojian Zhuang  * BL1 specific defines.
512f2abcf4SHaojian Zhuang  */
522f2abcf4SHaojian Zhuang #define BL1_RO_BASE			(0x1AC00000)
53745d8a82STeddy Reed #define BL1_RO_LIMIT			(BL1_RO_BASE + 0x20000)
54745d8a82STeddy Reed #define BL1_RW_BASE			(BL1_RO_LIMIT)		/* 1AC2_0000 */
552f2abcf4SHaojian Zhuang #define BL1_RW_SIZE			(0x00188000)
562f2abcf4SHaojian Zhuang #define BL1_RW_LIMIT			(0x1B000000)
572f2abcf4SHaojian Zhuang 
582f2abcf4SHaojian Zhuang /*
592f2abcf4SHaojian Zhuang  * BL2 specific defines.
602f2abcf4SHaojian Zhuang  */
61d2128731SHaojian Zhuang #define BL2_BASE			(0x1AC00000)
62d2128731SHaojian Zhuang #define BL2_LIMIT			(BL2_BASE + 0x58000)	/* 1AC5_8000 */
632f2abcf4SHaojian Zhuang 
642f2abcf4SHaojian Zhuang /*
652f2abcf4SHaojian Zhuang  * BL31 specific defines.
662f2abcf4SHaojian Zhuang  */
672f2abcf4SHaojian Zhuang #define BL31_BASE			(BL2_LIMIT)		/* 1AC5_8000 */
682f2abcf4SHaojian Zhuang #define BL31_LIMIT			(BL31_BASE + 0x40000)	/* 1AC9_8000 */
692f2abcf4SHaojian Zhuang 
705e3325e7SVictor Chong /*
715e3325e7SVictor Chong  * BL3-2 specific defines.
725e3325e7SVictor Chong  */
735e3325e7SVictor Chong 
745e3325e7SVictor Chong /*
755e3325e7SVictor Chong  * The TSP currently executes from TZC secured area of DRAM.
765e3325e7SVictor Chong  */
775e3325e7SVictor Chong #define BL32_DRAM_BASE                  DDR_SEC_BASE
785e3325e7SVictor Chong #define BL32_DRAM_LIMIT                 (DDR_SEC_BASE+DDR_SEC_SIZE)
795e3325e7SVictor Chong 
80b16bb16eSVictor Chong #ifdef SPD_opteed
81b16bb16eSVictor Chong /* Load pageable part of OP-TEE at end of allocated DRAM space for BL32 */
82b16bb16eSVictor Chong #define HIKEY960_OPTEE_PAGEABLE_LOAD_BASE	(BL32_DRAM_LIMIT - HIKEY960_OPTEE_PAGEABLE_LOAD_SIZE) /* 0x3FC0_0000 */
83b16bb16eSVictor Chong #define HIKEY960_OPTEE_PAGEABLE_LOAD_SIZE	0x400000 /* 4MB */
84b16bb16eSVictor Chong #endif
85b16bb16eSVictor Chong 
865e3325e7SVictor Chong #if (HIKEY960_TSP_RAM_LOCATION_ID == HIKEY960_DRAM_ID)
875e3325e7SVictor Chong #define TSP_SEC_MEM_BASE		BL32_DRAM_BASE
885e3325e7SVictor Chong #define TSP_SEC_MEM_SIZE		(BL32_DRAM_LIMIT - BL32_DRAM_BASE)
895e3325e7SVictor Chong #define BL32_BASE			BL32_DRAM_BASE
905e3325e7SVictor Chong #define BL32_LIMIT			BL32_DRAM_LIMIT
915e3325e7SVictor Chong #elif (HIKEY960_TSP_RAM_LOCATION_ID == HIKEY960_SRAM_ID)
925e3325e7SVictor Chong #error "SRAM storage of TSP payload is currently unsupported"
935e3325e7SVictor Chong #else
945e3325e7SVictor Chong #error "Currently unsupported HIKEY960_TSP_LOCATION_ID value"
955e3325e7SVictor Chong #endif
965e3325e7SVictor Chong 
97fe116c65SVictor Chong /* BL32 is mandatory in AArch32 */
98402b3cf8SJulius Werner #ifdef __aarch64__
99fe116c65SVictor Chong #ifdef SPD_none
100fe116c65SVictor Chong #undef BL32_BASE
101fe116c65SVictor Chong #endif /* SPD_none */
102fe116c65SVictor Chong #endif
103fe116c65SVictor Chong 
1042f2abcf4SHaojian Zhuang #define NS_BL1U_BASE			(BL31_LIMIT)		/* 1AC9_8000 */
1052f2abcf4SHaojian Zhuang #define NS_BL1U_SIZE			(0x00100000)
1062f2abcf4SHaojian Zhuang #define NS_BL1U_LIMIT			(NS_BL1U_BASE + NS_BL1U_SIZE)
1072f2abcf4SHaojian Zhuang 
108745d8a82STeddy Reed #define HIKEY960_NS_IMAGE_OFFSET	(0x1AC28000)	/* offset in l-loader */
1092f2abcf4SHaojian Zhuang #define HIKEY960_NS_TMP_OFFSET		(0x1AE00000)
1102f2abcf4SHaojian Zhuang 
1112de0c5ccSVictor Chong #define SCP_BL2_BASE			(0x89C80000)
1122de0c5ccSVictor Chong #define SCP_BL2_SIZE			(0x00040000)
1132f2abcf4SHaojian Zhuang 
1142f2abcf4SHaojian Zhuang /*
1152f2abcf4SHaojian Zhuang  * Platform specific page table and MMU setup constants
1162f2abcf4SHaojian Zhuang  */
1176cfc8078SLukas Hanel #define PLAT_VIRT_ADDR_SPACE_SIZE   (1ULL << 36)
1186cfc8078SLukas Hanel #define PLAT_PHY_ADDR_SPACE_SIZE    (1ULL << 36)
1192f2abcf4SHaojian Zhuang 
120e0eea337SArthur Cassegrain #if defined(IMAGE_BL1) || defined(IMAGE_BL32)
1212f2abcf4SHaojian Zhuang #define MAX_XLAT_TABLES			3
1222f2abcf4SHaojian Zhuang #endif
1232f2abcf4SHaojian Zhuang 
124*e618c621SLukas Hanel #if defined(IMAGE_BL2)
1256971642dSLukas Hanel #define MAX_XLAT_TABLES			5
126b16bb16eSVictor Chong #endif
127b16bb16eSVictor Chong 
128*e618c621SLukas Hanel #if defined(IMAGE_BL31)
129*e618c621SLukas Hanel #if defined(SPMC_AT_EL3)
130*e618c621SLukas Hanel #define MAX_XLAT_TABLES			17
131*e618c621SLukas Hanel #else
132*e618c621SLukas Hanel #define MAX_XLAT_TABLES			5
133*e618c621SLukas Hanel #endif
134*e618c621SLukas Hanel #endif
135*e618c621SLukas Hanel 
1362f2abcf4SHaojian Zhuang #define MAX_MMAP_REGIONS		16
1372f2abcf4SHaojian Zhuang 
1382f2abcf4SHaojian Zhuang /*
1392f2abcf4SHaojian Zhuang  * Declarations and constants to access the mailboxes safely. Each mailbox is
1402f2abcf4SHaojian Zhuang  * aligned on the biggest cache line size in the platform. This is known only
1412f2abcf4SHaojian Zhuang  * to the platform as it might have a combination of integrated and external
1422f2abcf4SHaojian Zhuang  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
1432f2abcf4SHaojian Zhuang  * line at any cache level. They could belong to different cpus/clusters &
1442f2abcf4SHaojian Zhuang  * get written while being protected by different locks causing corruption of
1452f2abcf4SHaojian Zhuang  * a valid mailbox address.
1462f2abcf4SHaojian Zhuang  */
1472f2abcf4SHaojian Zhuang #define CACHE_WRITEBACK_SHIFT		6
1482f2abcf4SHaojian Zhuang #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
1492f2abcf4SHaojian Zhuang 
1501083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */
151