1*2f2abcf4SHaojian Zhuang /* 2*2f2abcf4SHaojian Zhuang * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 3*2f2abcf4SHaojian Zhuang * 4*2f2abcf4SHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 5*2f2abcf4SHaojian Zhuang */ 6*2f2abcf4SHaojian Zhuang #ifndef __HI3660_H__ 7*2f2abcf4SHaojian Zhuang #define __HI3660_H__ 8*2f2abcf4SHaojian Zhuang 9*2f2abcf4SHaojian Zhuang #include <hi3660_crg.h> 10*2f2abcf4SHaojian Zhuang #include <hi3660_hkadc.h> 11*2f2abcf4SHaojian Zhuang #include <hi3660_mem_map.h> 12*2f2abcf4SHaojian Zhuang 13*2f2abcf4SHaojian Zhuang #define ASP_CFG_REG_BASE 0xE804E000 14*2f2abcf4SHaojian Zhuang 15*2f2abcf4SHaojian Zhuang #define ASP_CFG_MMBUF_CTRL_REG (ASP_CFG_REG_BASE + 0x148) 16*2f2abcf4SHaojian Zhuang 17*2f2abcf4SHaojian Zhuang #define LP_RAM_BASE 0xFFF50000 18*2f2abcf4SHaojian Zhuang 19*2f2abcf4SHaojian Zhuang #define SCTRL_REG_BASE 0xFFF0A000 20*2f2abcf4SHaojian Zhuang 21*2f2abcf4SHaojian Zhuang #define SCTRL_CONTROL_REG (SCTRL_REG_BASE + 0x000) 22*2f2abcf4SHaojian Zhuang #define SCTRL_CONTROL_SYS_MODE(x) (((x) & 0xf) << 3) 23*2f2abcf4SHaojian Zhuang #define SCTRL_CONTROL_SYS_MODE_NORMAL ((1 << 2) << 3) 24*2f2abcf4SHaojian Zhuang #define SCTRL_CONTROL_SYS_MODE_SLOW ((1 << 1) << 3) 25*2f2abcf4SHaojian Zhuang #define SCTRL_CONTROL_SYS_MODE_MASK (0xf << 3) 26*2f2abcf4SHaojian Zhuang #define SCTRL_CONTROL_MODE_CTRL_NORMAL (1 << 2) 27*2f2abcf4SHaojian Zhuang #define SCTRL_CONTROL_MODE_CTRL_SLOW (1 << 1) 28*2f2abcf4SHaojian Zhuang #define SCTRL_CONTROL_MODE_CTRL_MASK 0x7 29*2f2abcf4SHaojian Zhuang 30*2f2abcf4SHaojian Zhuang #define SCTRL_SCSYSSTAT_REG (SCTRL_REG_BASE + 0x004) 31*2f2abcf4SHaojian Zhuang 32*2f2abcf4SHaojian Zhuang #define SCTRL_DEEPSLEEPED_REG (SCTRL_REG_BASE + 0x008) 33*2f2abcf4SHaojian Zhuang #define SCTRL_EFUSE_USB_MASK (1 << 30) 34*2f2abcf4SHaojian Zhuang #define SCTRL_EFUSE_USB_PLL (1 << 30) 35*2f2abcf4SHaojian Zhuang #define SCTRL_EFUSE_USB_ABB (0 << 30) 36*2f2abcf4SHaojian Zhuang #define SCTRL_EFUSE_UFS_MASK (3 << 6) 37*2f2abcf4SHaojian Zhuang #define SCTRL_EFUSE_UFS_PLL (1 << 6) 38*2f2abcf4SHaojian Zhuang #define SCTRL_EFUSE_UFS_ABB (0 << 6) 39*2f2abcf4SHaojian Zhuang 40*2f2abcf4SHaojian Zhuang #define SCTRL_SCISOEN_REG (SCTRL_REG_BASE + 0x040) 41*2f2abcf4SHaojian Zhuang #define SCTRL_SCISODIS_REG (SCTRL_REG_BASE + 0x044) 42*2f2abcf4SHaojian Zhuang #define SCISO_MMBUFISO (1 << 3) 43*2f2abcf4SHaojian Zhuang 44*2f2abcf4SHaojian Zhuang #define SCTRL_SCPWREN_REG (SCTRL_REG_BASE + 0x060) 45*2f2abcf4SHaojian Zhuang #define SCPWREN_MMBUFPWREN (1 << 3) 46*2f2abcf4SHaojian Zhuang 47*2f2abcf4SHaojian Zhuang #define SCTRL_PLL_CTRL0_REG (SCTRL_REG_BASE + 0x100) 48*2f2abcf4SHaojian Zhuang #define SCTRL_PLL0_POSTDIV2(x) (((x) & 0x7) << 23) 49*2f2abcf4SHaojian Zhuang #define SCTRL_PLL0_POSTDIV1(x) (((x) & 0x7) << 20) 50*2f2abcf4SHaojian Zhuang #define SCTRL_PLL0_FBDIV(x) (((x) & 0xfff) << 8) 51*2f2abcf4SHaojian Zhuang #define SCTRL_PLL0_REFDIV(x) (((x) & 0x3f) << 2) 52*2f2abcf4SHaojian Zhuang #define SCTRL_PLL0_EN (1 << 0) 53*2f2abcf4SHaojian Zhuang 54*2f2abcf4SHaojian Zhuang #define SCTRL_PLL_CTRL1_REG (SCTRL_REG_BASE + 0x104) 55*2f2abcf4SHaojian Zhuang #define SCTRL_PLL0_CLK_NO_GATE (1 << 26) 56*2f2abcf4SHaojian Zhuang #define SCTRL_PLL0_CFG_VLD (1 << 25) 57*2f2abcf4SHaojian Zhuang #define SCTRL_PLL0_FRACDIV(x) ((x) & 0xFFFFFF) 58*2f2abcf4SHaojian Zhuang 59*2f2abcf4SHaojian Zhuang #define SCTRL_PLL_STAT_REG (SCTRL_REG_BASE + 0x10C) 60*2f2abcf4SHaojian Zhuang #define SCTRL_PLL0_STAT (1 << 0) 61*2f2abcf4SHaojian Zhuang 62*2f2abcf4SHaojian Zhuang #define SCTRL_SCPEREN0_REG (SCTRL_REG_BASE + 0x160) 63*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERDIS0_REG (SCTRL_REG_BASE + 0x164) 64*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERSTAT0_REG (SCTRL_REG_BASE + 0x168) 65*2f2abcf4SHaojian Zhuang 66*2f2abcf4SHaojian Zhuang #define SCTRL_SCPEREN1_REG (SCTRL_REG_BASE + 0x170) 67*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERDIS1_REG (SCTRL_REG_BASE + 0x174) 68*2f2abcf4SHaojian Zhuang #define SCTRL_SCPEREN1_REG (SCTRL_REG_BASE + 0x170) 69*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERDIS1_REG (SCTRL_REG_BASE + 0x174) 70*2f2abcf4SHaojian Zhuang #define SCPEREN1_WAIT_DDR_SELFREFRESH_DONE_BYPASS (1 << 31) 71*2f2abcf4SHaojian Zhuang #define SCPEREN_GT_PCLK_MMBUFCFG (1 << 25) 72*2f2abcf4SHaojian Zhuang #define SCPEREN_GT_PCLK_MMBUF (1 << 23) 73*2f2abcf4SHaojian Zhuang #define SCPEREN_GT_ACLK_MMBUF (1 << 22) 74*2f2abcf4SHaojian Zhuang #define SCPEREN_GT_CLK_NOC_AOBUS2MMBUF (1 << 6) 75*2f2abcf4SHaojian Zhuang 76*2f2abcf4SHaojian Zhuang #define SCTRL_SCPEREN2_REG (SCTRL_REG_BASE + 0x190) 77*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERDIS2_REG (SCTRL_REG_BASE + 0x194) 78*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERSTAT2_REG (SCTRL_REG_BASE + 0x198) 79*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERRSTEN0_REG (SCTRL_REG_BASE + 0x200) 80*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERRSTDIS0_REG (SCTRL_REG_BASE + 0x204) 81*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERRSTSTAT0_REG (SCTRL_REG_BASE + 0x208) 82*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERRSTEN1_REG (SCTRL_REG_BASE + 0x20C) 83*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERRSTDIS1_REG (SCTRL_REG_BASE + 0x210) 84*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERRSTSTAT1_REG (SCTRL_REG_BASE + 0x214) 85*2f2abcf4SHaojian Zhuang #define IP_RST_MMBUFCFG (1 << 12) 86*2f2abcf4SHaojian Zhuang #define IP_RST_MMBUF (1 << 11) 87*2f2abcf4SHaojian Zhuang 88*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERRSTEN2_REG (SCTRL_REG_BASE + 0x218) 89*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERRSTDIS2_REG (SCTRL_REG_BASE + 0x21C) 90*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERRSTSTAT2_REG (SCTRL_REG_BASE + 0x220) 91*2f2abcf4SHaojian Zhuang 92*2f2abcf4SHaojian Zhuang #define SCTRL_SCCLKDIV2_REG (SCTRL_REG_BASE + 0x258) 93*2f2abcf4SHaojian Zhuang #define SEL_CLK_MMBUF_MASK (0x3 << 8) 94*2f2abcf4SHaojian Zhuang #define SEL_CLK_MMBUF_PLL0 (0x3 << 8) 95*2f2abcf4SHaojian Zhuang #define SCCLKDIV2_GT_PCLK_MMBUF (1 << 7) 96*2f2abcf4SHaojian Zhuang 97*2f2abcf4SHaojian Zhuang #define SCTRL_SCCLKDIV4_REG (SCTRL_REG_BASE + 0x260) 98*2f2abcf4SHaojian Zhuang #define GT_MMBUF_SYS (1 << 13) 99*2f2abcf4SHaojian Zhuang #define GT_MMBUF_FLL (1 << 12) 100*2f2abcf4SHaojian Zhuang #define GT_PLL_CLK_MMBUF (1 << 11) 101*2f2abcf4SHaojian Zhuang 102*2f2abcf4SHaojian Zhuang #define SCTRL_SCCLKDIV6_REG (SCTRL_REG_BASE + 0x268) 103*2f2abcf4SHaojian Zhuang 104*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERCTRL7_REG (SCTRL_REG_BASE + 0x31C) 105*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERSTAT6_REG (SCTRL_REG_BASE + 0x378) 106*2f2abcf4SHaojian Zhuang 107*2f2abcf4SHaojian Zhuang #define SCTRL_SCINNERSTAT_REG (SCTRL_REG_BASE + 0x3A0) 108*2f2abcf4SHaojian Zhuang #define EMMC_UFS_SEL (1 << 15) 109*2f2abcf4SHaojian Zhuang 110*2f2abcf4SHaojian Zhuang #define SCTRL_BAK_DATA0_REG (SCTRL_REG_BASE + 0x40C) 111*2f2abcf4SHaojian Zhuang #define SCTRL_BAK_DATA4_REG (SCTRL_REG_BASE + 0x41C) 112*2f2abcf4SHaojian Zhuang 113*2f2abcf4SHaojian Zhuang #define SCTRL_LPMCU_CLKEN_REG (SCTRL_REG_BASE + 0x480) 114*2f2abcf4SHaojian Zhuang #define SCTRL_LPMCU_CLKDIS_REG (SCTRL_REG_BASE + 0x484) 115*2f2abcf4SHaojian Zhuang #define SCTRL_LPMCU_RSTEN_REG (SCTRL_REG_BASE + 0x500) 116*2f2abcf4SHaojian Zhuang #define SCTRL_LPMCU_RSTDIS_REG (SCTRL_REG_BASE + 0x504) 117*2f2abcf4SHaojian Zhuang #define DDRC_SOFT_BIT (1 << 6) 118*2f2abcf4SHaojian Zhuang #define DDRC_CLK_BIT (1 << 5) 119*2f2abcf4SHaojian Zhuang 120*2f2abcf4SHaojian Zhuang #define SCTRL_SCPEREN0_SEC_REG (SCTRL_REG_BASE + 0x900) 121*2f2abcf4SHaojian Zhuang #define SCTRL_SCPERDIS0_SEC_REG (SCTRL_REG_BASE + 0x904) 122*2f2abcf4SHaojian Zhuang #define MMBUF_SEC_CTRL_MASK (0xfff << 20) 123*2f2abcf4SHaojian Zhuang #define MMBUF_SEC_CTRL(x) (((x) & 0xfff) << 20) 124*2f2abcf4SHaojian Zhuang 125*2f2abcf4SHaojian Zhuang #define SCTRL_PERRSTEN1_SEC_REG (SCTRL_REG_BASE + 0xA50) 126*2f2abcf4SHaojian Zhuang #define SCTRL_PERRSTDIS1_SEC_REG (SCTRL_REG_BASE + 0xA54) 127*2f2abcf4SHaojian Zhuang #define SCTRL_PERRSTSTAT1_SEC_REG (SCTRL_REG_BASE + 0xA58) 128*2f2abcf4SHaojian Zhuang #define RST_ASP_SUBSYS_BIT (1 << 0) 129*2f2abcf4SHaojian Zhuang 130*2f2abcf4SHaojian Zhuang #define SCTRL_PERRSTEN2_SEC_REG (SCTRL_REG_BASE + 0xB50) 131*2f2abcf4SHaojian Zhuang #define SCTRL_PERRSTDIS2_SEC_REG (SCTRL_REG_BASE + 0xB54) 132*2f2abcf4SHaojian Zhuang #define SCTRL_PERRSTSTAT2_SEC_REG (SCTRL_REG_BASE + 0xB58) 133*2f2abcf4SHaojian Zhuang 134*2f2abcf4SHaojian Zhuang #define SCTRL_HISEECLKDIV_REG (SCTRL_REG_BASE + 0xC28) 135*2f2abcf4SHaojian Zhuang #define SC_SEL_HISEE_PLL_MASK (1 << 4) 136*2f2abcf4SHaojian Zhuang #define SC_SEL_HISEE_PLL0 (1 << 4) 137*2f2abcf4SHaojian Zhuang #define SC_SEL_HISEE_PLL2 (0 << 4) 138*2f2abcf4SHaojian Zhuang #define SC_DIV_HISEE_PLL_MASK (7 << 16) 139*2f2abcf4SHaojian Zhuang #define SC_DIV_HISEE_PLL(x) ((x) & 0x7) 140*2f2abcf4SHaojian Zhuang 141*2f2abcf4SHaojian Zhuang #define SCTRL_SCSOCID0_REG (SCTRL_REG_BASE + 0xE00) 142*2f2abcf4SHaojian Zhuang 143*2f2abcf4SHaojian Zhuang #define PMC_REG_BASE 0xFFF31000 144*2f2abcf4SHaojian Zhuang #define PMC_PPLL1_CTRL0_REG (PMC_REG_BASE + 0x038) 145*2f2abcf4SHaojian Zhuang #define PMC_PPLL1_CTRL1_REG (PMC_REG_BASE + 0x03C) 146*2f2abcf4SHaojian Zhuang #define PMC_PPLL2_CTRL0_REG (PMC_REG_BASE + 0x040) 147*2f2abcf4SHaojian Zhuang #define PMC_PPLL2_CTRL1_REG (PMC_REG_BASE + 0x044) 148*2f2abcf4SHaojian Zhuang #define PMC_PPLL3_CTRL0_REG (PMC_REG_BASE + 0x048) 149*2f2abcf4SHaojian Zhuang #define PMC_PPLL3_CTRL1_REG (PMC_REG_BASE + 0x04C) 150*2f2abcf4SHaojian Zhuang #define PPLLx_LOCK (1 << 26) 151*2f2abcf4SHaojian Zhuang #define PPLLx_WITHOUT_CLK_GATE (1 << 26) 152*2f2abcf4SHaojian Zhuang #define PPLLx_CFG_VLD (1 << 25) 153*2f2abcf4SHaojian Zhuang #define PPLLx_INT_MOD (1 << 24) 154*2f2abcf4SHaojian Zhuang #define PPLLx_POSTDIV2_MASK (0x7 << 23) 155*2f2abcf4SHaojian Zhuang #define PPLLx_POSTDIV2(x) (((x) & 0x7) << 23) 156*2f2abcf4SHaojian Zhuang #define PPLLx_POSTDIV1_MASK (0x7 << 20) 157*2f2abcf4SHaojian Zhuang #define PPLLx_POSTDIV1(x) (((x) & 0x7) << 20) 158*2f2abcf4SHaojian Zhuang #define PPLLx_FRACDIV_MASK (0x00FFFFFF) 159*2f2abcf4SHaojian Zhuang #define PPLLx_FRACDIV(x) ((x) & 0x00FFFFFF) 160*2f2abcf4SHaojian Zhuang #define PPLLx_FBDIV_MASK (0xfff << 8) 161*2f2abcf4SHaojian Zhuang #define PPLLx_FBDIV(x) (((x) & 0xfff) << 8) 162*2f2abcf4SHaojian Zhuang #define PPLLx_REFDIV_MASK (0x3f << 2) 163*2f2abcf4SHaojian Zhuang #define PPLLx_REFDIV(x) (((x) & 0x3f) << 2) 164*2f2abcf4SHaojian Zhuang #define PPLLx_BP (1 << 1) 165*2f2abcf4SHaojian Zhuang #define PPLLx_EN (1 << 0) 166*2f2abcf4SHaojian Zhuang 167*2f2abcf4SHaojian Zhuang #define PMC_DDRLP_CTRL_REG (PMC_REG_BASE + 0x30C) 168*2f2abcf4SHaojian Zhuang #define DDRC_CSYSREQ_CFG(x) ((x) & 0xF) 169*2f2abcf4SHaojian Zhuang 170*2f2abcf4SHaojian Zhuang #define PMC_NOC_POWER_IDLEREQ_REG (PMC_REG_BASE + 0x380) 171*2f2abcf4SHaojian Zhuang #define PMC_NOC_POWER_IDLEREQ_IVP (1 << 14) 172*2f2abcf4SHaojian Zhuang #define PMC_NOC_POWER_IDLEREQ_DSS (1 << 13) 173*2f2abcf4SHaojian Zhuang #define PMC_NOC_POWER_IDLEREQ_VENC (1 << 11) 174*2f2abcf4SHaojian Zhuang #define PMC_NOC_POWER_IDLEREQ_VDEC (1 << 10) 175*2f2abcf4SHaojian Zhuang #define PMC_NOC_POWER_IDLEREQ_ISP (1 << 5) 176*2f2abcf4SHaojian Zhuang #define PMC_NOC_POWER_IDLEREQ_VCODEC (1 << 4) 177*2f2abcf4SHaojian Zhuang #define DDRPHY_BYPASS_MODE (1 << 0) 178*2f2abcf4SHaojian Zhuang 179*2f2abcf4SHaojian Zhuang #define PMC_NOC_POWER_IDLEACK_REG (PMC_REG_BASE + 0x384) 180*2f2abcf4SHaojian Zhuang #define PMC_NOC_POWER_IDLE_REG (PMC_REG_BASE + 0x388) 181*2f2abcf4SHaojian Zhuang 182*2f2abcf4SHaojian Zhuang #define PMU_SSI0_REG_BASE 0xFFF34000 183*2f2abcf4SHaojian Zhuang 184*2f2abcf4SHaojian Zhuang #define PMU_SSI0_LDO8_CTRL0_REG (PMU_SSI0_REG_BASE + (0x68 << 2)) 185*2f2abcf4SHaojian Zhuang #define LDO8_CTRL0_EN_1_8V 0x02 186*2f2abcf4SHaojian Zhuang 187*2f2abcf4SHaojian Zhuang #define PMU_SSI0_CLK_TOP_CTRL7_REG (PMU_SSI0_REG_BASE + (0x10C << 2)) 188*2f2abcf4SHaojian Zhuang #define NP_XO_ABB_DIG (1 << 1) 189*2f2abcf4SHaojian Zhuang 190*2f2abcf4SHaojian Zhuang #define LP_CONFIG_REG_BASE 0xFFF3F000 191*2f2abcf4SHaojian Zhuang 192*2f2abcf4SHaojian Zhuang #define DMAC_BASE 0xFDF30000 193*2f2abcf4SHaojian Zhuang 194*2f2abcf4SHaojian Zhuang #define CCI400_REG_BASE 0xE8100000 195*2f2abcf4SHaojian Zhuang #define CCI400_SL_IFACE3_CLUSTER_IX 0 196*2f2abcf4SHaojian Zhuang #define CCI400_SL_IFACE4_CLUSTER_IX 1 197*2f2abcf4SHaojian Zhuang 198*2f2abcf4SHaojian Zhuang #define GICD_REG_BASE 0xE82B1000 199*2f2abcf4SHaojian Zhuang #define GICC_REG_BASE 0xE82B2000 200*2f2abcf4SHaojian Zhuang /* 201*2f2abcf4SHaojian Zhuang * GIC400 interrupt handling related constants 202*2f2abcf4SHaojian Zhuang */ 203*2f2abcf4SHaojian Zhuang #define IRQ_SEC_PHY_TIMER 29 204*2f2abcf4SHaojian Zhuang #define IRQ_SEC_SGI_0 8 205*2f2abcf4SHaojian Zhuang #define IRQ_SEC_SGI_1 9 206*2f2abcf4SHaojian Zhuang #define IRQ_SEC_SGI_2 10 207*2f2abcf4SHaojian Zhuang #define IRQ_SEC_SGI_3 11 208*2f2abcf4SHaojian Zhuang #define IRQ_SEC_SGI_4 12 209*2f2abcf4SHaojian Zhuang #define IRQ_SEC_SGI_5 13 210*2f2abcf4SHaojian Zhuang #define IRQ_SEC_SGI_6 14 211*2f2abcf4SHaojian Zhuang #define IRQ_SEC_SGI_7 15 212*2f2abcf4SHaojian Zhuang #define IRQ_SEC_SGI_8 16 213*2f2abcf4SHaojian Zhuang 214*2f2abcf4SHaojian Zhuang #define IPC_REG_BASE 0xE896A000 215*2f2abcf4SHaojian Zhuang #define IPC_BASE (IPC_REG_BASE) 216*2f2abcf4SHaojian Zhuang 217*2f2abcf4SHaojian Zhuang #define IOMG_REG_BASE 0xE896C000 218*2f2abcf4SHaojian Zhuang 219*2f2abcf4SHaojian Zhuang /* GPIO46: HUB 3.3V enable. active low */ 220*2f2abcf4SHaojian Zhuang #define IOMG_044_REG (IOMG_REG_BASE + 0x0B0) 221*2f2abcf4SHaojian Zhuang #define IOMG_UART5_RX_REG (IOMG_REG_BASE + 0x0BC) 222*2f2abcf4SHaojian Zhuang #define IOMG_UART5_TX_REG (IOMG_REG_BASE + 0x0C0) 223*2f2abcf4SHaojian Zhuang 224*2f2abcf4SHaojian Zhuang #define IOCG_REG_BASE 0xE896C800 225*2f2abcf4SHaojian Zhuang 226*2f2abcf4SHaojian Zhuang /* GPIO005: PMIC SSI. (2 << 4) */ 227*2f2abcf4SHaojian Zhuang #define IOCG_006_REG (IOCG_REG_BASE + 0x018) 228*2f2abcf4SHaojian Zhuang 229*2f2abcf4SHaojian Zhuang #define TIMER9_REG_BASE 0xE8A00000 230*2f2abcf4SHaojian Zhuang 231*2f2abcf4SHaojian Zhuang #define WDT0_REG_BASE 0xE8A06000 232*2f2abcf4SHaojian Zhuang #define WDT1_REG_BASE 0xE8A07000 233*2f2abcf4SHaojian Zhuang #define WDT_CONTROL_OFFSET 0x008 234*2f2abcf4SHaojian Zhuang #define WDT_LOCK_OFFSET 0xC00 235*2f2abcf4SHaojian Zhuang 236*2f2abcf4SHaojian Zhuang #define WDT_UNLOCK 0x1ACCE551 237*2f2abcf4SHaojian Zhuang #define WDT_LOCKED 1 238*2f2abcf4SHaojian Zhuang 239*2f2abcf4SHaojian Zhuang #define PCTRL_REG_BASE 0xE8A09000 240*2f2abcf4SHaojian Zhuang #define PCTRL_PERI_CTRL3_REG (PCTRL_REG_BASE + 0x010) 241*2f2abcf4SHaojian Zhuang #define PCTRL_PERI_CTRL24_REG (PCTRL_REG_BASE + 0x064) 242*2f2abcf4SHaojian Zhuang 243*2f2abcf4SHaojian Zhuang #define TZC_REG_BASE 0xE8A21000 244*2f2abcf4SHaojian Zhuang #define TZC_STAT0_REG (TZC_REG_BASE + 0x800) 245*2f2abcf4SHaojian Zhuang #define TZC_EN0_REG (TZC_REG_BASE + 0x804) 246*2f2abcf4SHaojian Zhuang #define TZC_DIS0_REG (TZC_REG_BASE + 0x808) 247*2f2abcf4SHaojian Zhuang #define TZC_STAT1_REG (TZC_REG_BASE + 0x80C) 248*2f2abcf4SHaojian Zhuang #define TZC_EN1_REG (TZC_REG_BASE + 0x810) 249*2f2abcf4SHaojian Zhuang #define TZC_DIS1_REG (TZC_REG_BASE + 0x814) 250*2f2abcf4SHaojian Zhuang #define TZC_STAT2_REG (TZC_REG_BASE + 0x818) 251*2f2abcf4SHaojian Zhuang #define TZC_EN2_REG (TZC_REG_BASE + 0x81C) 252*2f2abcf4SHaojian Zhuang #define TZC_DIS2_REG (TZC_REG_BASE + 0x820) 253*2f2abcf4SHaojian Zhuang #define TZC_STAT3_REG (TZC_REG_BASE + 0x824) 254*2f2abcf4SHaojian Zhuang #define TZC_EN3_REG (TZC_REG_BASE + 0x828) 255*2f2abcf4SHaojian Zhuang #define TZC_DIS3_REG (TZC_REG_BASE + 0x82C) 256*2f2abcf4SHaojian Zhuang #define TZC_STAT4_REG (TZC_REG_BASE + 0x830) 257*2f2abcf4SHaojian Zhuang #define TZC_EN4_REG (TZC_REG_BASE + 0x834) 258*2f2abcf4SHaojian Zhuang #define TZC_DIS4_REG (TZC_REG_BASE + 0x838) 259*2f2abcf4SHaojian Zhuang #define TZC_STAT5_REG (TZC_REG_BASE + 0x83C) 260*2f2abcf4SHaojian Zhuang #define TZC_EN5_REG (TZC_REG_BASE + 0x840) 261*2f2abcf4SHaojian Zhuang #define TZC_DIS5_REG (TZC_REG_BASE + 0x844) 262*2f2abcf4SHaojian Zhuang #define TZC_STAT6_REG (TZC_REG_BASE + 0x848) 263*2f2abcf4SHaojian Zhuang #define TZC_EN6_REG (TZC_REG_BASE + 0x84C) 264*2f2abcf4SHaojian Zhuang #define TZC_DIS6_REG (TZC_REG_BASE + 0x850) 265*2f2abcf4SHaojian Zhuang #define TZC_STAT7_REG (TZC_REG_BASE + 0x854) 266*2f2abcf4SHaojian Zhuang #define TZC_EN7_REG (TZC_REG_BASE + 0x858) 267*2f2abcf4SHaojian Zhuang #define TZC_DIS7_REG (TZC_REG_BASE + 0x85C) 268*2f2abcf4SHaojian Zhuang #define TZC_STAT8_REG (TZC_REG_BASE + 0x860) 269*2f2abcf4SHaojian Zhuang #define TZC_EN8_REG (TZC_REG_BASE + 0x864) 270*2f2abcf4SHaojian Zhuang #define TZC_DIS8_REG (TZC_REG_BASE + 0x868) 271*2f2abcf4SHaojian Zhuang 272*2f2abcf4SHaojian Zhuang #define MMBUF_BASE 0xEA800000 273*2f2abcf4SHaojian Zhuang 274*2f2abcf4SHaojian Zhuang #define ACPU_DMCPACK0_BASE 0xEA900000 275*2f2abcf4SHaojian Zhuang 276*2f2abcf4SHaojian Zhuang #define ACPU_DMCPACK1_BASE 0xEA920000 277*2f2abcf4SHaojian Zhuang 278*2f2abcf4SHaojian Zhuang #define ACPU_DMCPACK2_BASE 0xEA940000 279*2f2abcf4SHaojian Zhuang 280*2f2abcf4SHaojian Zhuang #define ACPU_DMCPACK3_BASE 0xEA960000 281*2f2abcf4SHaojian Zhuang 282*2f2abcf4SHaojian Zhuang #define UART5_REG_BASE 0xFDF05000 283*2f2abcf4SHaojian Zhuang 284*2f2abcf4SHaojian Zhuang #define USB3OTG_REG_BASE 0xFF100000 285*2f2abcf4SHaojian Zhuang 286*2f2abcf4SHaojian Zhuang #define UFS_REG_BASE 0xFF3B0000 287*2f2abcf4SHaojian Zhuang 288*2f2abcf4SHaojian Zhuang #define UFS_SYS_REG_BASE 0xFF3B1000 289*2f2abcf4SHaojian Zhuang 290*2f2abcf4SHaojian Zhuang #define UFS_SYS_PSW_POWER_CTRL_REG (UFS_SYS_REG_BASE + 0x004) 291*2f2abcf4SHaojian Zhuang #define UFS_SYS_PHY_ISO_EN_REG (UFS_SYS_REG_BASE + 0x008) 292*2f2abcf4SHaojian Zhuang #define UFS_SYS_HC_LP_CTRL_REG (UFS_SYS_REG_BASE + 0x00C) 293*2f2abcf4SHaojian Zhuang #define UFS_SYS_PHY_CLK_CTRL_REG (UFS_SYS_REG_BASE + 0x010) 294*2f2abcf4SHaojian Zhuang #define UFS_SYS_PSW_CLK_CTRL_REG (UFS_SYS_REG_BASE + 0x014) 295*2f2abcf4SHaojian Zhuang #define UFS_SYS_CLOCK_GATE_BYPASS_REG (UFS_SYS_REG_BASE + 0x018) 296*2f2abcf4SHaojian Zhuang #define UFS_SYS_RESET_CTRL_EN_REG (UFS_SYS_REG_BASE + 0x01C) 297*2f2abcf4SHaojian Zhuang #define UFS_SYS_MONITOR_HH_REG (UFS_SYS_REG_BASE + 0x03C) 298*2f2abcf4SHaojian Zhuang #define UFS_SYS_UFS_SYSCTRL_REG (UFS_SYS_REG_BASE + 0x05C) 299*2f2abcf4SHaojian Zhuang #define UFS_SYS_UFS_DEVICE_RESET_CTRL_REG (UFS_SYS_REG_BASE + 0x060) 300*2f2abcf4SHaojian Zhuang #define UFS_SYS_UFS_APB_ADDR_MASK_REG (UFS_SYS_REG_BASE + 0x064) 301*2f2abcf4SHaojian Zhuang 302*2f2abcf4SHaojian Zhuang #define BIT_UFS_PSW_ISO_CTRL (1 << 16) 303*2f2abcf4SHaojian Zhuang #define BIT_UFS_PSW_MTCMOS_EN (1 << 0) 304*2f2abcf4SHaojian Zhuang #define BIT_UFS_REFCLK_ISO_EN (1 << 16) 305*2f2abcf4SHaojian Zhuang #define BIT_UFS_PHY_ISO_CTRL (1 << 0) 306*2f2abcf4SHaojian Zhuang #define BIT_SYSCTRL_LP_ISOL_EN (1 << 16) 307*2f2abcf4SHaojian Zhuang #define BIT_SYSCTRL_PWR_READY (1 << 8) 308*2f2abcf4SHaojian Zhuang #define BIT_SYSCTRL_REF_CLOCK_EN (1 << 24) 309*2f2abcf4SHaojian Zhuang #define MASK_SYSCTRL_REF_CLOCK_SEL (3 << 8) 310*2f2abcf4SHaojian Zhuang #define MASK_SYSCTRL_CFG_CLOCK_FREQ (0xFF) 311*2f2abcf4SHaojian Zhuang #define BIT_SYSCTRL_PSW_CLK_EN (1 << 4) 312*2f2abcf4SHaojian Zhuang #define MASK_UFS_CLK_GATE_BYPASS (0x3F) 313*2f2abcf4SHaojian Zhuang #define BIT_SYSCTRL_LP_RESET_N (1 << 0) 314*2f2abcf4SHaojian Zhuang #define BIT_UFS_REFCLK_SRC_SE1 (1 << 0) 315*2f2abcf4SHaojian Zhuang #define MASK_UFS_SYSCTRL_BYPASS (0x3F << 16) 316*2f2abcf4SHaojian Zhuang #define MASK_UFS_DEVICE_RESET (1 << 16) 317*2f2abcf4SHaojian Zhuang #define BIT_UFS_DEVICE_RESET (1 << 0) 318*2f2abcf4SHaojian Zhuang 319*2f2abcf4SHaojian Zhuang #define IOMG_FIX_REG_BASE 0xFF3B6000 320*2f2abcf4SHaojian Zhuang 321*2f2abcf4SHaojian Zhuang /* GPIO150: LED */ 322*2f2abcf4SHaojian Zhuang #define IOMG_FIX_006_REG (IOMG_FIX_REG_BASE + 0x018) 323*2f2abcf4SHaojian Zhuang /* GPIO151: LED */ 324*2f2abcf4SHaojian Zhuang #define IOMG_FIX_007_REG (IOMG_FIX_REG_BASE + 0x01C) 325*2f2abcf4SHaojian Zhuang 326*2f2abcf4SHaojian Zhuang #define IOMG_AO_REG_BASE 0xFFF11000 327*2f2abcf4SHaojian Zhuang 328*2f2abcf4SHaojian Zhuang /* GPIO189: LED */ 329*2f2abcf4SHaojian Zhuang #define IOMG_AO_011_REG (IOMG_AO_REG_BASE + 0x02C) 330*2f2abcf4SHaojian Zhuang /* GPIO190: LED */ 331*2f2abcf4SHaojian Zhuang #define IOMG_AO_012_REG (IOMG_AO_REG_BASE + 0x030) 332*2f2abcf4SHaojian Zhuang /* GPIO202: type C enable. active low */ 333*2f2abcf4SHaojian Zhuang #define IOMG_AO_023_REG (IOMG_AO_REG_BASE + 0x05C) 334*2f2abcf4SHaojian Zhuang /* GPIO206: USB switch. active low */ 335*2f2abcf4SHaojian Zhuang #define IOMG_AO_026_REG (IOMG_AO_REG_BASE + 0x068) 336*2f2abcf4SHaojian Zhuang /* GPIO219: PD interrupt. pull up */ 337*2f2abcf4SHaojian Zhuang #define IOMG_AO_039_REG (IOMG_AO_REG_BASE + 0x09C) 338*2f2abcf4SHaojian Zhuang 339*2f2abcf4SHaojian Zhuang #define IOCG_AO_REG_BASE 0xFFF1187C 340*2f2abcf4SHaojian Zhuang /* GPIO219: PD interrupt. pull up */ 341*2f2abcf4SHaojian Zhuang #define IOCG_AO_043_REG (IOCG_AO_REG_BASE + 0x030) 342*2f2abcf4SHaojian Zhuang 343*2f2abcf4SHaojian Zhuang #endif /* __HI3660_H__ */ 344