xref: /rk3399_ARM-atf/plat/hisilicon/hikey960/hikey960_pm.c (revision 5189ea27503d47d640252a57d63527d6ab2f53c0)
128b02e23SHaojian Zhuang /*
228b02e23SHaojian Zhuang  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
328b02e23SHaojian Zhuang  *
428b02e23SHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
528b02e23SHaojian Zhuang  */
628b02e23SHaojian Zhuang 
728b02e23SHaojian Zhuang #include <arch_helpers.h>
828b02e23SHaojian Zhuang #include <assert.h>
928b02e23SHaojian Zhuang #include <cci.h>
1028b02e23SHaojian Zhuang #include <debug.h>
117dcef5ebSHaojian Zhuang #include <delay_timer.h>
1228b02e23SHaojian Zhuang #include <gicv2.h>
1328b02e23SHaojian Zhuang #include <hi3660.h>
1428b02e23SHaojian Zhuang #include <hi3660_crg.h>
1528b02e23SHaojian Zhuang #include <mmio.h>
16*5189ea27SJerome Forissier #include <pl011.h>
1728b02e23SHaojian Zhuang #include <psci.h>
1828b02e23SHaojian Zhuang #include "drivers/pwrc/hisi_pwrc.h"
1928b02e23SHaojian Zhuang 
2028b02e23SHaojian Zhuang #include "hikey960_def.h"
2128b02e23SHaojian Zhuang #include "hikey960_private.h"
2228b02e23SHaojian Zhuang 
2328b02e23SHaojian Zhuang #define CORE_PWR_STATE(state) \
2428b02e23SHaojian Zhuang 	((state)->pwr_domain_state[MPIDR_AFFLVL0])
2528b02e23SHaojian Zhuang #define CLUSTER_PWR_STATE(state) \
2628b02e23SHaojian Zhuang 	((state)->pwr_domain_state[MPIDR_AFFLVL1])
2728b02e23SHaojian Zhuang #define SYSTEM_PWR_STATE(state) \
2828b02e23SHaojian Zhuang 	((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
2928b02e23SHaojian Zhuang 
3028b02e23SHaojian Zhuang #define DMAC_GLB_REG_SEC	0x694
3128b02e23SHaojian Zhuang #define AXI_CONF_BASE		0x820
3228b02e23SHaojian Zhuang 
33135d713cSHaojian Zhuang static unsigned int uart_base;
34*5189ea27SJerome Forissier static console_pl011_t console;
3528b02e23SHaojian Zhuang static uintptr_t hikey960_sec_entrypoint;
3628b02e23SHaojian Zhuang 
3728b02e23SHaojian Zhuang static void hikey960_pwr_domain_standby(plat_local_state_t cpu_state)
3828b02e23SHaojian Zhuang {
3928b02e23SHaojian Zhuang 	unsigned long scr;
4028b02e23SHaojian Zhuang 
4128b02e23SHaojian Zhuang 	scr = read_scr_el3();
4228b02e23SHaojian Zhuang 
4328b02e23SHaojian Zhuang 	/* Enable Physical IRQ and FIQ to wake the CPU */
4428b02e23SHaojian Zhuang 	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
4528b02e23SHaojian Zhuang 
464c8a5787SLeo Yan 	/* Add barrier before CPU enter WFI state */
474c8a5787SLeo Yan 	isb();
484c8a5787SLeo Yan 	dsb();
4928b02e23SHaojian Zhuang 	wfi();
5028b02e23SHaojian Zhuang 
5128b02e23SHaojian Zhuang 	/*
5228b02e23SHaojian Zhuang 	 * Restore SCR to the original value, synchronisazion of
5328b02e23SHaojian Zhuang 	 * scr_el3 is done by eret while el3_exit to save some
5428b02e23SHaojian Zhuang 	 * execution cycles.
5528b02e23SHaojian Zhuang 	 */
5628b02e23SHaojian Zhuang 	write_scr_el3(scr);
5728b02e23SHaojian Zhuang }
5828b02e23SHaojian Zhuang 
5928b02e23SHaojian Zhuang static int hikey960_pwr_domain_on(u_register_t mpidr)
6028b02e23SHaojian Zhuang {
6128b02e23SHaojian Zhuang 	unsigned int core = mpidr & MPIDR_CPU_MASK;
6228b02e23SHaojian Zhuang 	unsigned int cluster =
6328b02e23SHaojian Zhuang 		(mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS;
6428b02e23SHaojian Zhuang 	int cluster_stat = cluster_is_powered_on(cluster);
6528b02e23SHaojian Zhuang 
6628b02e23SHaojian Zhuang 	hisi_set_cpu_boot_flag(cluster, core);
6728b02e23SHaojian Zhuang 
6828b02e23SHaojian Zhuang 	mmio_write_32(CRG_REG_BASE + CRG_RVBAR(cluster, core),
6928b02e23SHaojian Zhuang 		      hikey960_sec_entrypoint >> 2);
7028b02e23SHaojian Zhuang 
7128b02e23SHaojian Zhuang 	if (cluster_stat)
7228b02e23SHaojian Zhuang 		hisi_powerup_core(cluster, core);
7328b02e23SHaojian Zhuang 	else
7428b02e23SHaojian Zhuang 		hisi_powerup_cluster(cluster, core);
7528b02e23SHaojian Zhuang 
7628b02e23SHaojian Zhuang 	return PSCI_E_SUCCESS;
7728b02e23SHaojian Zhuang }
7828b02e23SHaojian Zhuang 
7928b02e23SHaojian Zhuang static void
8028b02e23SHaojian Zhuang hikey960_pwr_domain_on_finish(const psci_power_state_t *target_state)
8128b02e23SHaojian Zhuang {
8228b02e23SHaojian Zhuang 	if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
8328b02e23SHaojian Zhuang 		cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1()));
8428b02e23SHaojian Zhuang 
8528b02e23SHaojian Zhuang 	gicv2_pcpu_distif_init();
8628b02e23SHaojian Zhuang 	gicv2_cpuif_enable();
8728b02e23SHaojian Zhuang }
8828b02e23SHaojian Zhuang 
8928b02e23SHaojian Zhuang void hikey960_pwr_domain_off(const psci_power_state_t *target_state)
9028b02e23SHaojian Zhuang {
9128b02e23SHaojian Zhuang 	unsigned long mpidr = read_mpidr_el1();
9228b02e23SHaojian Zhuang 	unsigned int core = mpidr & MPIDR_CPU_MASK;
9328b02e23SHaojian Zhuang 	unsigned int cluster =
9428b02e23SHaojian Zhuang 		(mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS;
9528b02e23SHaojian Zhuang 
9628b02e23SHaojian Zhuang 	clr_ex();
9728b02e23SHaojian Zhuang 	isb();
9828b02e23SHaojian Zhuang 	dsbsy();
9928b02e23SHaojian Zhuang 
10028b02e23SHaojian Zhuang 	gicv2_cpuif_disable();
10128b02e23SHaojian Zhuang 
10228b02e23SHaojian Zhuang 	hisi_clear_cpu_boot_flag(cluster, core);
10328b02e23SHaojian Zhuang 	hisi_powerdn_core(cluster, core);
10428b02e23SHaojian Zhuang 
10528b02e23SHaojian Zhuang 	/* check if any core is powered up */
1060aedca71SLeo Yan 	if (hisi_test_cpu_down(cluster, core)) {
10728b02e23SHaojian Zhuang 
10828b02e23SHaojian Zhuang 		cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1()));
10928b02e23SHaojian Zhuang 
11028b02e23SHaojian Zhuang 		isb();
11128b02e23SHaojian Zhuang 		dsbsy();
11228b02e23SHaojian Zhuang 
11328b02e23SHaojian Zhuang 		hisi_powerdn_cluster(cluster, core);
11428b02e23SHaojian Zhuang 	}
11528b02e23SHaojian Zhuang }
11628b02e23SHaojian Zhuang 
11728b02e23SHaojian Zhuang static void __dead2 hikey960_system_reset(void)
11828b02e23SHaojian Zhuang {
1197dcef5ebSHaojian Zhuang 	dsb();
1207dcef5ebSHaojian Zhuang 	isb();
1217dcef5ebSHaojian Zhuang 	mdelay(2000);
12228b02e23SHaojian Zhuang 	mmio_write_32(SCTRL_SCPEREN1_REG,
12328b02e23SHaojian Zhuang 		      SCPEREN1_WAIT_DDR_SELFREFRESH_DONE_BYPASS);
12428b02e23SHaojian Zhuang 	mmio_write_32(SCTRL_SCSYSSTAT_REG, 0xdeadbeef);
12528b02e23SHaojian Zhuang 	panic();
12628b02e23SHaojian Zhuang }
12728b02e23SHaojian Zhuang 
12828b02e23SHaojian Zhuang int hikey960_validate_power_state(unsigned int power_state,
12928b02e23SHaojian Zhuang 			       psci_power_state_t *req_state)
13028b02e23SHaojian Zhuang {
131e1b27425SLeo Yan 	unsigned int pstate = psci_get_pstate_type(power_state);
132e1b27425SLeo Yan 	unsigned int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
13328b02e23SHaojian Zhuang 	int i;
13428b02e23SHaojian Zhuang 
13528b02e23SHaojian Zhuang 	assert(req_state);
13628b02e23SHaojian Zhuang 
137e1b27425SLeo Yan 	if (pwr_lvl > PLAT_MAX_PWR_LVL)
13828b02e23SHaojian Zhuang 		return PSCI_E_INVALID_PARAMS;
13928b02e23SHaojian Zhuang 
140e1b27425SLeo Yan 	/* Sanity check the requested state */
141e1b27425SLeo Yan 	if (pstate == PSTATE_TYPE_STANDBY) {
142e1b27425SLeo Yan 		/*
143e1b27425SLeo Yan 		 * It's possible to enter standby only on power level 0
144e1b27425SLeo Yan 		 * Ignore any other power level.
145e1b27425SLeo Yan 		 */
146e1b27425SLeo Yan 		if (pwr_lvl != MPIDR_AFFLVL0)
147e1b27425SLeo Yan 			return PSCI_E_INVALID_PARAMS;
148fdae60b6SLeo Yan 
149e1b27425SLeo Yan 		req_state->pwr_domain_state[MPIDR_AFFLVL0] =
150e1b27425SLeo Yan 					PLAT_MAX_RET_STATE;
151e1b27425SLeo Yan 	} else {
152e1b27425SLeo Yan 		for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++)
153e1b27425SLeo Yan 			req_state->pwr_domain_state[i] =
154e1b27425SLeo Yan 					PLAT_MAX_OFF_STATE;
155fdae60b6SLeo Yan 	}
156fdae60b6SLeo Yan 
157e1b27425SLeo Yan 	/*
158e1b27425SLeo Yan 	 * We expect the 'state id' to be zero.
159e1b27425SLeo Yan 	 */
160e1b27425SLeo Yan 	if (psci_get_pstate_id(power_state))
161e1b27425SLeo Yan 		return PSCI_E_INVALID_PARAMS;
162e1b27425SLeo Yan 
16328b02e23SHaojian Zhuang 	return PSCI_E_SUCCESS;
16428b02e23SHaojian Zhuang }
16528b02e23SHaojian Zhuang 
16628b02e23SHaojian Zhuang static int hikey960_validate_ns_entrypoint(uintptr_t entrypoint)
16728b02e23SHaojian Zhuang {
16828b02e23SHaojian Zhuang 	/*
16928b02e23SHaojian Zhuang 	 * Check if the non secure entrypoint lies within the non
17028b02e23SHaojian Zhuang 	 * secure DRAM.
17128b02e23SHaojian Zhuang 	 */
17228b02e23SHaojian Zhuang 	if ((entrypoint > DDR_BASE) && (entrypoint < (DDR_BASE + DDR_SIZE)))
17328b02e23SHaojian Zhuang 		return PSCI_E_SUCCESS;
17428b02e23SHaojian Zhuang 
17528b02e23SHaojian Zhuang 	return PSCI_E_INVALID_ADDRESS;
17628b02e23SHaojian Zhuang }
17728b02e23SHaojian Zhuang 
17828b02e23SHaojian Zhuang static void hikey960_pwr_domain_suspend(const psci_power_state_t *target_state)
17928b02e23SHaojian Zhuang {
18028b02e23SHaojian Zhuang 	u_register_t mpidr = read_mpidr_el1();
18128b02e23SHaojian Zhuang 	unsigned int core = mpidr & MPIDR_CPU_MASK;
18228b02e23SHaojian Zhuang 	unsigned int cluster =
18328b02e23SHaojian Zhuang 		(mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS;
18428b02e23SHaojian Zhuang 
18528b02e23SHaojian Zhuang 	if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
18628b02e23SHaojian Zhuang 		return;
18728b02e23SHaojian Zhuang 
18828b02e23SHaojian Zhuang 	if (CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
18928b02e23SHaojian Zhuang 		clr_ex();
19028b02e23SHaojian Zhuang 		isb();
19128b02e23SHaojian Zhuang 		dsbsy();
19228b02e23SHaojian Zhuang 
19328b02e23SHaojian Zhuang 		gicv2_cpuif_disable();
19428b02e23SHaojian Zhuang 
19528b02e23SHaojian Zhuang 		hisi_cpuidle_lock(cluster, core);
19628b02e23SHaojian Zhuang 		hisi_set_cpuidle_flag(cluster, core);
19728b02e23SHaojian Zhuang 		hisi_cpuidle_unlock(cluster, core);
19828b02e23SHaojian Zhuang 
19928b02e23SHaojian Zhuang 		mmio_write_32(CRG_REG_BASE + CRG_RVBAR(cluster, core),
20028b02e23SHaojian Zhuang 		      hikey960_sec_entrypoint >> 2);
20128b02e23SHaojian Zhuang 
20228b02e23SHaojian Zhuang 		hisi_enter_core_idle(cluster, core);
20328b02e23SHaojian Zhuang 	}
20428b02e23SHaojian Zhuang 
20528b02e23SHaojian Zhuang 	/* Perform the common cluster specific operations */
20628b02e23SHaojian Zhuang 	if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
20728b02e23SHaojian Zhuang 		hisi_cpuidle_lock(cluster, core);
20828b02e23SHaojian Zhuang 		hisi_disable_pdc(cluster);
20928b02e23SHaojian Zhuang 
21028b02e23SHaojian Zhuang 		/* check if any core is powered up */
21128b02e23SHaojian Zhuang 		if (hisi_test_pwrdn_allcores(cluster, core)) {
21228b02e23SHaojian Zhuang 
21328b02e23SHaojian Zhuang 			cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
21428b02e23SHaojian Zhuang 
21528b02e23SHaojian Zhuang 			isb();
21628b02e23SHaojian Zhuang 			dsbsy();
21728b02e23SHaojian Zhuang 
21828b02e23SHaojian Zhuang 			/* mask the pdc wakeup irq, then
21928b02e23SHaojian Zhuang 			 * enable pdc to power down the core
22028b02e23SHaojian Zhuang 			 */
22128b02e23SHaojian Zhuang 			hisi_pdc_mask_cluster_wakeirq(cluster);
22228b02e23SHaojian Zhuang 			hisi_enable_pdc(cluster);
22328b02e23SHaojian Zhuang 
22428b02e23SHaojian Zhuang 			hisi_cpuidle_unlock(cluster, core);
22528b02e23SHaojian Zhuang 
22628b02e23SHaojian Zhuang 			/* check the SR flag bit to determine
22728b02e23SHaojian Zhuang 			 * CLUSTER_IDLE_IPC or AP_SR_IPC to send
22828b02e23SHaojian Zhuang 			 */
22928b02e23SHaojian Zhuang 			if (hisi_test_ap_suspend_flag(cluster))
23028b02e23SHaojian Zhuang 				hisi_enter_ap_suspend(cluster, core);
23128b02e23SHaojian Zhuang 			else
23228b02e23SHaojian Zhuang 				hisi_enter_cluster_idle(cluster, core);
23328b02e23SHaojian Zhuang 		} else {
23428b02e23SHaojian Zhuang 			/* enable pdc */
23528b02e23SHaojian Zhuang 			hisi_enable_pdc(cluster);
23628b02e23SHaojian Zhuang 			hisi_cpuidle_unlock(cluster, core);
23728b02e23SHaojian Zhuang 		}
23828b02e23SHaojian Zhuang 	}
23928b02e23SHaojian Zhuang }
24028b02e23SHaojian Zhuang 
24128b02e23SHaojian Zhuang static void hikey960_sr_dma_reinit(void)
24228b02e23SHaojian Zhuang {
24328b02e23SHaojian Zhuang 	unsigned int ctr = 0;
24428b02e23SHaojian Zhuang 
24528b02e23SHaojian Zhuang 	mmio_write_32(DMAC_BASE + DMAC_GLB_REG_SEC, 0x3);
24628b02e23SHaojian Zhuang 
24728b02e23SHaojian Zhuang 	/* 1~15 channel is set non_secure */
24828b02e23SHaojian Zhuang 	for (ctr = 1; ctr <= 15; ctr++)
24928b02e23SHaojian Zhuang 		mmio_write_32(DMAC_BASE + AXI_CONF_BASE + ctr * (0x40),
25028b02e23SHaojian Zhuang 			      (1 << 6) | (1 << 18));
25128b02e23SHaojian Zhuang }
25228b02e23SHaojian Zhuang 
25328b02e23SHaojian Zhuang static void
25428b02e23SHaojian Zhuang hikey960_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
25528b02e23SHaojian Zhuang {
25628b02e23SHaojian Zhuang 	unsigned long mpidr = read_mpidr_el1();
2574af7fcb8STao Wang 	unsigned int core = mpidr & MPIDR_CPU_MASK;
25828b02e23SHaojian Zhuang 	unsigned int cluster =
25928b02e23SHaojian Zhuang 		(mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS;
26028b02e23SHaojian Zhuang 
26128b02e23SHaojian Zhuang 	/* Nothing to be done on waking up from retention from CPU level */
26228b02e23SHaojian Zhuang 	if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
26328b02e23SHaojian Zhuang 		return;
26428b02e23SHaojian Zhuang 
2654af7fcb8STao Wang 	hisi_cpuidle_lock(cluster, core);
2664af7fcb8STao Wang 	hisi_clear_cpuidle_flag(cluster, core);
2674af7fcb8STao Wang 	hisi_cpuidle_unlock(cluster, core);
2684af7fcb8STao Wang 
26928b02e23SHaojian Zhuang 	if (hisi_test_ap_suspend_flag(cluster)) {
27028b02e23SHaojian Zhuang 		hikey960_sr_dma_reinit();
27128b02e23SHaojian Zhuang 		gicv2_cpuif_enable();
272*5189ea27SJerome Forissier 		console_pl011_register(uart_base, PL011_UART_CLK_IN_HZ,
273*5189ea27SJerome Forissier 				       PL011_BAUDRATE, &console);
27428b02e23SHaojian Zhuang 	}
27528b02e23SHaojian Zhuang 
27628b02e23SHaojian Zhuang 	hikey960_pwr_domain_on_finish(target_state);
27728b02e23SHaojian Zhuang }
27828b02e23SHaojian Zhuang 
27928b02e23SHaojian Zhuang static void hikey960_get_sys_suspend_power_state(psci_power_state_t *req_state)
28028b02e23SHaojian Zhuang {
28128b02e23SHaojian Zhuang 	int i;
28228b02e23SHaojian Zhuang 
28328b02e23SHaojian Zhuang 	for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
28428b02e23SHaojian Zhuang 		req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
28528b02e23SHaojian Zhuang }
28628b02e23SHaojian Zhuang 
28728b02e23SHaojian Zhuang static const plat_psci_ops_t hikey960_psci_ops = {
28828b02e23SHaojian Zhuang 	.cpu_standby			= hikey960_pwr_domain_standby,
28928b02e23SHaojian Zhuang 	.pwr_domain_on			= hikey960_pwr_domain_on,
29028b02e23SHaojian Zhuang 	.pwr_domain_on_finish		= hikey960_pwr_domain_on_finish,
29128b02e23SHaojian Zhuang 	.pwr_domain_off			= hikey960_pwr_domain_off,
29228b02e23SHaojian Zhuang 	.pwr_domain_suspend		= hikey960_pwr_domain_suspend,
29328b02e23SHaojian Zhuang 	.pwr_domain_suspend_finish	= hikey960_pwr_domain_suspend_finish,
29428b02e23SHaojian Zhuang 	.system_off			= NULL,
29528b02e23SHaojian Zhuang 	.system_reset			= hikey960_system_reset,
29628b02e23SHaojian Zhuang 	.validate_power_state		= hikey960_validate_power_state,
29728b02e23SHaojian Zhuang 	.validate_ns_entrypoint		= hikey960_validate_ns_entrypoint,
29828b02e23SHaojian Zhuang 	.get_sys_suspend_power_state	= hikey960_get_sys_suspend_power_state,
29928b02e23SHaojian Zhuang };
30028b02e23SHaojian Zhuang 
30128b02e23SHaojian Zhuang int plat_setup_psci_ops(uintptr_t sec_entrypoint,
30228b02e23SHaojian Zhuang 			const plat_psci_ops_t **psci_ops)
30328b02e23SHaojian Zhuang {
304135d713cSHaojian Zhuang 	unsigned int id = 0;
305135d713cSHaojian Zhuang 	int ret;
306135d713cSHaojian Zhuang 
307135d713cSHaojian Zhuang 	ret = hikey960_read_boardid(&id);
308135d713cSHaojian Zhuang 	if (ret == 0) {
309135d713cSHaojian Zhuang 		if (id == 5300U)
310135d713cSHaojian Zhuang 			uart_base = PL011_UART5_BASE;
311135d713cSHaojian Zhuang 		else
312135d713cSHaojian Zhuang 			uart_base = PL011_UART6_BASE;
313135d713cSHaojian Zhuang 	} else {
314135d713cSHaojian Zhuang 		uart_base = PL011_UART6_BASE;
315135d713cSHaojian Zhuang 	}
316135d713cSHaojian Zhuang 
31728b02e23SHaojian Zhuang 	hikey960_sec_entrypoint = sec_entrypoint;
31828b02e23SHaojian Zhuang 
31928b02e23SHaojian Zhuang 	INFO("%s: sec_entrypoint=0x%lx\n", __func__,
32028b02e23SHaojian Zhuang 	     (unsigned long)hikey960_sec_entrypoint);
32128b02e23SHaojian Zhuang 
32228b02e23SHaojian Zhuang 	/*
32328b02e23SHaojian Zhuang 	 * Initialize PSCI ops struct
32428b02e23SHaojian Zhuang 	 */
32528b02e23SHaojian Zhuang 	*psci_ops = &hikey960_psci_ops;
32628b02e23SHaojian Zhuang 	return 0;
32728b02e23SHaojian Zhuang }
328