128b02e23SHaojian Zhuang /* 228b02e23SHaojian Zhuang * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. 328b02e23SHaojian Zhuang * 428b02e23SHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 528b02e23SHaojian Zhuang */ 628b02e23SHaojian Zhuang 728b02e23SHaojian Zhuang #include <assert.h> 8*09d40e0eSAntonio Nino Diaz 9*09d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 10*09d40e0eSAntonio Nino Diaz #include <common/debug.h> 11*09d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h> 12*09d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 13*09d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h> 14*09d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 15*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 16*09d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 17*09d40e0eSAntonio Nino Diaz 1828b02e23SHaojian Zhuang #include <hi3660.h> 1928b02e23SHaojian Zhuang #include <hi3660_crg.h> 2028b02e23SHaojian Zhuang 21*09d40e0eSAntonio Nino Diaz #include "drivers/pwrc/hisi_pwrc.h" 2228b02e23SHaojian Zhuang #include "hikey960_def.h" 2328b02e23SHaojian Zhuang #include "hikey960_private.h" 2428b02e23SHaojian Zhuang 2528b02e23SHaojian Zhuang #define CORE_PWR_STATE(state) \ 2628b02e23SHaojian Zhuang ((state)->pwr_domain_state[MPIDR_AFFLVL0]) 2728b02e23SHaojian Zhuang #define CLUSTER_PWR_STATE(state) \ 2828b02e23SHaojian Zhuang ((state)->pwr_domain_state[MPIDR_AFFLVL1]) 2928b02e23SHaojian Zhuang #define SYSTEM_PWR_STATE(state) \ 3028b02e23SHaojian Zhuang ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL]) 3128b02e23SHaojian Zhuang 3228b02e23SHaojian Zhuang #define DMAC_GLB_REG_SEC 0x694 3328b02e23SHaojian Zhuang #define AXI_CONF_BASE 0x820 3428b02e23SHaojian Zhuang 35135d713cSHaojian Zhuang static unsigned int uart_base; 365189ea27SJerome Forissier static console_pl011_t console; 3728b02e23SHaojian Zhuang static uintptr_t hikey960_sec_entrypoint; 3828b02e23SHaojian Zhuang 3928b02e23SHaojian Zhuang static void hikey960_pwr_domain_standby(plat_local_state_t cpu_state) 4028b02e23SHaojian Zhuang { 4128b02e23SHaojian Zhuang unsigned long scr; 4228b02e23SHaojian Zhuang 4328b02e23SHaojian Zhuang scr = read_scr_el3(); 4428b02e23SHaojian Zhuang 4528b02e23SHaojian Zhuang /* Enable Physical IRQ and FIQ to wake the CPU */ 4628b02e23SHaojian Zhuang write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 4728b02e23SHaojian Zhuang 484c8a5787SLeo Yan /* Add barrier before CPU enter WFI state */ 494c8a5787SLeo Yan isb(); 504c8a5787SLeo Yan dsb(); 5128b02e23SHaojian Zhuang wfi(); 5228b02e23SHaojian Zhuang 5328b02e23SHaojian Zhuang /* 5428b02e23SHaojian Zhuang * Restore SCR to the original value, synchronisazion of 5528b02e23SHaojian Zhuang * scr_el3 is done by eret while el3_exit to save some 5628b02e23SHaojian Zhuang * execution cycles. 5728b02e23SHaojian Zhuang */ 5828b02e23SHaojian Zhuang write_scr_el3(scr); 5928b02e23SHaojian Zhuang } 6028b02e23SHaojian Zhuang 6128b02e23SHaojian Zhuang static int hikey960_pwr_domain_on(u_register_t mpidr) 6228b02e23SHaojian Zhuang { 6328b02e23SHaojian Zhuang unsigned int core = mpidr & MPIDR_CPU_MASK; 6428b02e23SHaojian Zhuang unsigned int cluster = 6528b02e23SHaojian Zhuang (mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS; 6628b02e23SHaojian Zhuang int cluster_stat = cluster_is_powered_on(cluster); 6728b02e23SHaojian Zhuang 6828b02e23SHaojian Zhuang hisi_set_cpu_boot_flag(cluster, core); 6928b02e23SHaojian Zhuang 7028b02e23SHaojian Zhuang mmio_write_32(CRG_REG_BASE + CRG_RVBAR(cluster, core), 7128b02e23SHaojian Zhuang hikey960_sec_entrypoint >> 2); 7228b02e23SHaojian Zhuang 7328b02e23SHaojian Zhuang if (cluster_stat) 7428b02e23SHaojian Zhuang hisi_powerup_core(cluster, core); 7528b02e23SHaojian Zhuang else 7628b02e23SHaojian Zhuang hisi_powerup_cluster(cluster, core); 7728b02e23SHaojian Zhuang 7828b02e23SHaojian Zhuang return PSCI_E_SUCCESS; 7928b02e23SHaojian Zhuang } 8028b02e23SHaojian Zhuang 8128b02e23SHaojian Zhuang static void 8228b02e23SHaojian Zhuang hikey960_pwr_domain_on_finish(const psci_power_state_t *target_state) 8328b02e23SHaojian Zhuang { 8428b02e23SHaojian Zhuang if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 8528b02e23SHaojian Zhuang cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); 8628b02e23SHaojian Zhuang 8728b02e23SHaojian Zhuang gicv2_pcpu_distif_init(); 8828b02e23SHaojian Zhuang gicv2_cpuif_enable(); 8928b02e23SHaojian Zhuang } 9028b02e23SHaojian Zhuang 9128b02e23SHaojian Zhuang void hikey960_pwr_domain_off(const psci_power_state_t *target_state) 9228b02e23SHaojian Zhuang { 9328b02e23SHaojian Zhuang unsigned long mpidr = read_mpidr_el1(); 9428b02e23SHaojian Zhuang unsigned int core = mpidr & MPIDR_CPU_MASK; 9528b02e23SHaojian Zhuang unsigned int cluster = 9628b02e23SHaojian Zhuang (mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS; 9728b02e23SHaojian Zhuang 9828b02e23SHaojian Zhuang clr_ex(); 9928b02e23SHaojian Zhuang isb(); 10028b02e23SHaojian Zhuang dsbsy(); 10128b02e23SHaojian Zhuang 10228b02e23SHaojian Zhuang gicv2_cpuif_disable(); 10328b02e23SHaojian Zhuang 10428b02e23SHaojian Zhuang hisi_clear_cpu_boot_flag(cluster, core); 10528b02e23SHaojian Zhuang hisi_powerdn_core(cluster, core); 10628b02e23SHaojian Zhuang 10728b02e23SHaojian Zhuang /* check if any core is powered up */ 1080aedca71SLeo Yan if (hisi_test_cpu_down(cluster, core)) { 10928b02e23SHaojian Zhuang 11028b02e23SHaojian Zhuang cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); 11128b02e23SHaojian Zhuang 11228b02e23SHaojian Zhuang isb(); 11328b02e23SHaojian Zhuang dsbsy(); 11428b02e23SHaojian Zhuang 11528b02e23SHaojian Zhuang hisi_powerdn_cluster(cluster, core); 11628b02e23SHaojian Zhuang } 11728b02e23SHaojian Zhuang } 11828b02e23SHaojian Zhuang 11928b02e23SHaojian Zhuang static void __dead2 hikey960_system_reset(void) 12028b02e23SHaojian Zhuang { 1217dcef5ebSHaojian Zhuang dsb(); 1227dcef5ebSHaojian Zhuang isb(); 1237dcef5ebSHaojian Zhuang mdelay(2000); 12428b02e23SHaojian Zhuang mmio_write_32(SCTRL_SCPEREN1_REG, 12528b02e23SHaojian Zhuang SCPEREN1_WAIT_DDR_SELFREFRESH_DONE_BYPASS); 12628b02e23SHaojian Zhuang mmio_write_32(SCTRL_SCSYSSTAT_REG, 0xdeadbeef); 12728b02e23SHaojian Zhuang panic(); 12828b02e23SHaojian Zhuang } 12928b02e23SHaojian Zhuang 13028b02e23SHaojian Zhuang int hikey960_validate_power_state(unsigned int power_state, 13128b02e23SHaojian Zhuang psci_power_state_t *req_state) 13228b02e23SHaojian Zhuang { 133e1b27425SLeo Yan unsigned int pstate = psci_get_pstate_type(power_state); 134e1b27425SLeo Yan unsigned int pwr_lvl = psci_get_pstate_pwrlvl(power_state); 13528b02e23SHaojian Zhuang int i; 13628b02e23SHaojian Zhuang 13728b02e23SHaojian Zhuang assert(req_state); 13828b02e23SHaojian Zhuang 139e1b27425SLeo Yan if (pwr_lvl > PLAT_MAX_PWR_LVL) 14028b02e23SHaojian Zhuang return PSCI_E_INVALID_PARAMS; 14128b02e23SHaojian Zhuang 142e1b27425SLeo Yan /* Sanity check the requested state */ 143e1b27425SLeo Yan if (pstate == PSTATE_TYPE_STANDBY) { 144e1b27425SLeo Yan /* 145e1b27425SLeo Yan * It's possible to enter standby only on power level 0 146e1b27425SLeo Yan * Ignore any other power level. 147e1b27425SLeo Yan */ 148e1b27425SLeo Yan if (pwr_lvl != MPIDR_AFFLVL0) 149e1b27425SLeo Yan return PSCI_E_INVALID_PARAMS; 150fdae60b6SLeo Yan 151e1b27425SLeo Yan req_state->pwr_domain_state[MPIDR_AFFLVL0] = 152e1b27425SLeo Yan PLAT_MAX_RET_STATE; 153e1b27425SLeo Yan } else { 154e1b27425SLeo Yan for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++) 155e1b27425SLeo Yan req_state->pwr_domain_state[i] = 156e1b27425SLeo Yan PLAT_MAX_OFF_STATE; 157fdae60b6SLeo Yan } 158fdae60b6SLeo Yan 159e1b27425SLeo Yan /* 160e1b27425SLeo Yan * We expect the 'state id' to be zero. 161e1b27425SLeo Yan */ 162e1b27425SLeo Yan if (psci_get_pstate_id(power_state)) 163e1b27425SLeo Yan return PSCI_E_INVALID_PARAMS; 164e1b27425SLeo Yan 16528b02e23SHaojian Zhuang return PSCI_E_SUCCESS; 16628b02e23SHaojian Zhuang } 16728b02e23SHaojian Zhuang 16828b02e23SHaojian Zhuang static int hikey960_validate_ns_entrypoint(uintptr_t entrypoint) 16928b02e23SHaojian Zhuang { 17028b02e23SHaojian Zhuang /* 17128b02e23SHaojian Zhuang * Check if the non secure entrypoint lies within the non 17228b02e23SHaojian Zhuang * secure DRAM. 17328b02e23SHaojian Zhuang */ 17428b02e23SHaojian Zhuang if ((entrypoint > DDR_BASE) && (entrypoint < (DDR_BASE + DDR_SIZE))) 17528b02e23SHaojian Zhuang return PSCI_E_SUCCESS; 17628b02e23SHaojian Zhuang 17728b02e23SHaojian Zhuang return PSCI_E_INVALID_ADDRESS; 17828b02e23SHaojian Zhuang } 17928b02e23SHaojian Zhuang 18028b02e23SHaojian Zhuang static void hikey960_pwr_domain_suspend(const psci_power_state_t *target_state) 18128b02e23SHaojian Zhuang { 18228b02e23SHaojian Zhuang u_register_t mpidr = read_mpidr_el1(); 18328b02e23SHaojian Zhuang unsigned int core = mpidr & MPIDR_CPU_MASK; 18428b02e23SHaojian Zhuang unsigned int cluster = 18528b02e23SHaojian Zhuang (mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS; 18628b02e23SHaojian Zhuang 18728b02e23SHaojian Zhuang if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE) 18828b02e23SHaojian Zhuang return; 18928b02e23SHaojian Zhuang 19028b02e23SHaojian Zhuang if (CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 19128b02e23SHaojian Zhuang clr_ex(); 19228b02e23SHaojian Zhuang isb(); 19328b02e23SHaojian Zhuang dsbsy(); 19428b02e23SHaojian Zhuang 19528b02e23SHaojian Zhuang gicv2_cpuif_disable(); 19628b02e23SHaojian Zhuang 19728b02e23SHaojian Zhuang hisi_cpuidle_lock(cluster, core); 19828b02e23SHaojian Zhuang hisi_set_cpuidle_flag(cluster, core); 19928b02e23SHaojian Zhuang hisi_cpuidle_unlock(cluster, core); 20028b02e23SHaojian Zhuang 20128b02e23SHaojian Zhuang mmio_write_32(CRG_REG_BASE + CRG_RVBAR(cluster, core), 20228b02e23SHaojian Zhuang hikey960_sec_entrypoint >> 2); 20328b02e23SHaojian Zhuang 20428b02e23SHaojian Zhuang hisi_enter_core_idle(cluster, core); 20528b02e23SHaojian Zhuang } 20628b02e23SHaojian Zhuang 20728b02e23SHaojian Zhuang /* Perform the common cluster specific operations */ 20828b02e23SHaojian Zhuang if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 20928b02e23SHaojian Zhuang hisi_cpuidle_lock(cluster, core); 21028b02e23SHaojian Zhuang hisi_disable_pdc(cluster); 21128b02e23SHaojian Zhuang 21228b02e23SHaojian Zhuang /* check if any core is powered up */ 21328b02e23SHaojian Zhuang if (hisi_test_pwrdn_allcores(cluster, core)) { 21428b02e23SHaojian Zhuang 21528b02e23SHaojian Zhuang cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); 21628b02e23SHaojian Zhuang 21728b02e23SHaojian Zhuang isb(); 21828b02e23SHaojian Zhuang dsbsy(); 21928b02e23SHaojian Zhuang 22028b02e23SHaojian Zhuang /* mask the pdc wakeup irq, then 22128b02e23SHaojian Zhuang * enable pdc to power down the core 22228b02e23SHaojian Zhuang */ 22328b02e23SHaojian Zhuang hisi_pdc_mask_cluster_wakeirq(cluster); 22428b02e23SHaojian Zhuang hisi_enable_pdc(cluster); 22528b02e23SHaojian Zhuang 22628b02e23SHaojian Zhuang hisi_cpuidle_unlock(cluster, core); 22728b02e23SHaojian Zhuang 22828b02e23SHaojian Zhuang /* check the SR flag bit to determine 22928b02e23SHaojian Zhuang * CLUSTER_IDLE_IPC or AP_SR_IPC to send 23028b02e23SHaojian Zhuang */ 23128b02e23SHaojian Zhuang if (hisi_test_ap_suspend_flag(cluster)) 23228b02e23SHaojian Zhuang hisi_enter_ap_suspend(cluster, core); 23328b02e23SHaojian Zhuang else 23428b02e23SHaojian Zhuang hisi_enter_cluster_idle(cluster, core); 23528b02e23SHaojian Zhuang } else { 23628b02e23SHaojian Zhuang /* enable pdc */ 23728b02e23SHaojian Zhuang hisi_enable_pdc(cluster); 23828b02e23SHaojian Zhuang hisi_cpuidle_unlock(cluster, core); 23928b02e23SHaojian Zhuang } 24028b02e23SHaojian Zhuang } 24128b02e23SHaojian Zhuang } 24228b02e23SHaojian Zhuang 24328b02e23SHaojian Zhuang static void hikey960_sr_dma_reinit(void) 24428b02e23SHaojian Zhuang { 24528b02e23SHaojian Zhuang unsigned int ctr = 0; 24628b02e23SHaojian Zhuang 24728b02e23SHaojian Zhuang mmio_write_32(DMAC_BASE + DMAC_GLB_REG_SEC, 0x3); 24828b02e23SHaojian Zhuang 24928b02e23SHaojian Zhuang /* 1~15 channel is set non_secure */ 25028b02e23SHaojian Zhuang for (ctr = 1; ctr <= 15; ctr++) 25128b02e23SHaojian Zhuang mmio_write_32(DMAC_BASE + AXI_CONF_BASE + ctr * (0x40), 25228b02e23SHaojian Zhuang (1 << 6) | (1 << 18)); 25328b02e23SHaojian Zhuang } 25428b02e23SHaojian Zhuang 25528b02e23SHaojian Zhuang static void 25628b02e23SHaojian Zhuang hikey960_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 25728b02e23SHaojian Zhuang { 25828b02e23SHaojian Zhuang unsigned long mpidr = read_mpidr_el1(); 2594af7fcb8STao Wang unsigned int core = mpidr & MPIDR_CPU_MASK; 26028b02e23SHaojian Zhuang unsigned int cluster = 26128b02e23SHaojian Zhuang (mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS; 26228b02e23SHaojian Zhuang 26328b02e23SHaojian Zhuang /* Nothing to be done on waking up from retention from CPU level */ 26428b02e23SHaojian Zhuang if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE) 26528b02e23SHaojian Zhuang return; 26628b02e23SHaojian Zhuang 2674af7fcb8STao Wang hisi_cpuidle_lock(cluster, core); 2684af7fcb8STao Wang hisi_clear_cpuidle_flag(cluster, core); 2694af7fcb8STao Wang hisi_cpuidle_unlock(cluster, core); 2704af7fcb8STao Wang 27128b02e23SHaojian Zhuang if (hisi_test_ap_suspend_flag(cluster)) { 27228b02e23SHaojian Zhuang hikey960_sr_dma_reinit(); 27328b02e23SHaojian Zhuang gicv2_cpuif_enable(); 2745189ea27SJerome Forissier console_pl011_register(uart_base, PL011_UART_CLK_IN_HZ, 2755189ea27SJerome Forissier PL011_BAUDRATE, &console); 27628b02e23SHaojian Zhuang } 27728b02e23SHaojian Zhuang 27828b02e23SHaojian Zhuang hikey960_pwr_domain_on_finish(target_state); 27928b02e23SHaojian Zhuang } 28028b02e23SHaojian Zhuang 28128b02e23SHaojian Zhuang static void hikey960_get_sys_suspend_power_state(psci_power_state_t *req_state) 28228b02e23SHaojian Zhuang { 28328b02e23SHaojian Zhuang int i; 28428b02e23SHaojian Zhuang 28528b02e23SHaojian Zhuang for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) 28628b02e23SHaojian Zhuang req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; 28728b02e23SHaojian Zhuang } 28828b02e23SHaojian Zhuang 28928b02e23SHaojian Zhuang static const plat_psci_ops_t hikey960_psci_ops = { 29028b02e23SHaojian Zhuang .cpu_standby = hikey960_pwr_domain_standby, 29128b02e23SHaojian Zhuang .pwr_domain_on = hikey960_pwr_domain_on, 29228b02e23SHaojian Zhuang .pwr_domain_on_finish = hikey960_pwr_domain_on_finish, 29328b02e23SHaojian Zhuang .pwr_domain_off = hikey960_pwr_domain_off, 29428b02e23SHaojian Zhuang .pwr_domain_suspend = hikey960_pwr_domain_suspend, 29528b02e23SHaojian Zhuang .pwr_domain_suspend_finish = hikey960_pwr_domain_suspend_finish, 29628b02e23SHaojian Zhuang .system_off = NULL, 29728b02e23SHaojian Zhuang .system_reset = hikey960_system_reset, 29828b02e23SHaojian Zhuang .validate_power_state = hikey960_validate_power_state, 29928b02e23SHaojian Zhuang .validate_ns_entrypoint = hikey960_validate_ns_entrypoint, 30028b02e23SHaojian Zhuang .get_sys_suspend_power_state = hikey960_get_sys_suspend_power_state, 30128b02e23SHaojian Zhuang }; 30228b02e23SHaojian Zhuang 30328b02e23SHaojian Zhuang int plat_setup_psci_ops(uintptr_t sec_entrypoint, 30428b02e23SHaojian Zhuang const plat_psci_ops_t **psci_ops) 30528b02e23SHaojian Zhuang { 306135d713cSHaojian Zhuang unsigned int id = 0; 307135d713cSHaojian Zhuang int ret; 308135d713cSHaojian Zhuang 309135d713cSHaojian Zhuang ret = hikey960_read_boardid(&id); 310135d713cSHaojian Zhuang if (ret == 0) { 311135d713cSHaojian Zhuang if (id == 5300U) 312135d713cSHaojian Zhuang uart_base = PL011_UART5_BASE; 313135d713cSHaojian Zhuang else 314135d713cSHaojian Zhuang uart_base = PL011_UART6_BASE; 315135d713cSHaojian Zhuang } else { 316135d713cSHaojian Zhuang uart_base = PL011_UART6_BASE; 317135d713cSHaojian Zhuang } 318135d713cSHaojian Zhuang 31928b02e23SHaojian Zhuang hikey960_sec_entrypoint = sec_entrypoint; 32028b02e23SHaojian Zhuang 32128b02e23SHaojian Zhuang INFO("%s: sec_entrypoint=0x%lx\n", __func__, 32228b02e23SHaojian Zhuang (unsigned long)hikey960_sec_entrypoint); 32328b02e23SHaojian Zhuang 32428b02e23SHaojian Zhuang /* 32528b02e23SHaojian Zhuang * Initialize PSCI ops struct 32628b02e23SHaojian Zhuang */ 32728b02e23SHaojian Zhuang *psci_ops = &hikey960_psci_ops; 32828b02e23SHaojian Zhuang return 0; 32928b02e23SHaojian Zhuang } 330