17cb09cb4SHaojian Zhuang /* 2d2128731SHaojian Zhuang * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 37cb09cb4SHaojian Zhuang * 47cb09cb4SHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 57cb09cb4SHaojian Zhuang */ 67cb09cb4SHaojian Zhuang 77cb09cb4SHaojian Zhuang #include <assert.h> 87cb09cb4SHaojian Zhuang #include <errno.h> 97cb09cb4SHaojian Zhuang #include <string.h> 107cb09cb4SHaojian Zhuang 1109d40e0eSAntonio Nino Diaz #include <platform_def.h> 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1509d40e0eSAntonio Nino Diaz #include <common/debug.h> 1609d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1909d40e0eSAntonio Nino Diaz #include <drivers/dw_ufs.h> 2009d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 21*c61cf58fSHaojian Zhuang #include <drivers/partition/partition.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/ufs.h> 2309d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2409d40e0eSAntonio Nino Diaz #ifdef SPD_opteed 2509d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h> 2609d40e0eSAntonio Nino Diaz #endif 2709d40e0eSAntonio Nino Diaz 2809d40e0eSAntonio Nino Diaz #include <hi3660.h> 297cb09cb4SHaojian Zhuang #include "hikey960_def.h" 307cb09cb4SHaojian Zhuang #include "hikey960_private.h" 317cb09cb4SHaojian Zhuang 32f6605337SAntonio Nino Diaz #define BL2_RW_BASE (BL_CODE_END) 337cb09cb4SHaojian Zhuang 34d2128731SHaojian Zhuang static meminfo_t bl2_el3_tzram_layout; 355189ea27SJerome Forissier static console_pl011_t console; 367cb09cb4SHaojian Zhuang extern int load_lpm3(void); 377cb09cb4SHaojian Zhuang 38d2128731SHaojian Zhuang enum { 39d2128731SHaojian Zhuang BOOT_MODE_RECOVERY = 0, 40d2128731SHaojian Zhuang BOOT_MODE_NORMAL, 41d2128731SHaojian Zhuang BOOT_MODE_MASK = 1, 42d2128731SHaojian Zhuang }; 43d2128731SHaojian Zhuang 442de0c5ccSVictor Chong /******************************************************************************* 452de0c5ccSVictor Chong * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol. 462de0c5ccSVictor Chong * Return 0 on success, -1 otherwise. 472de0c5ccSVictor Chong ******************************************************************************/ 482de0c5ccSVictor Chong int plat_hikey960_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info) 497cb09cb4SHaojian Zhuang { 507cb09cb4SHaojian Zhuang int i; 517cb09cb4SHaojian Zhuang int *buf; 527cb09cb4SHaojian Zhuang 532de0c5ccSVictor Chong assert(scp_bl2_image_info->image_size < SCP_BL2_SIZE); 547cb09cb4SHaojian Zhuang 557cb09cb4SHaojian Zhuang INFO("BL2: Initiating SCP_BL2 transfer to SCP\n"); 567cb09cb4SHaojian Zhuang 577cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2: 0x%lx@0x%x\n", 587cb09cb4SHaojian Zhuang scp_bl2_image_info->image_base, 597cb09cb4SHaojian Zhuang scp_bl2_image_info->image_size); 607cb09cb4SHaojian Zhuang 617cb09cb4SHaojian Zhuang buf = (int *)scp_bl2_image_info->image_base; 627cb09cb4SHaojian Zhuang 637cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 HEAD:\n"); 647cb09cb4SHaojian Zhuang for (i = 0; i < 64; i += 4) 657cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 0x%x 0x%x 0x%x 0x%x\n", 667cb09cb4SHaojian Zhuang buf[i], buf[i+1], buf[i+2], buf[i+3]); 677cb09cb4SHaojian Zhuang 687cb09cb4SHaojian Zhuang buf = (int *)(scp_bl2_image_info->image_base + 697cb09cb4SHaojian Zhuang scp_bl2_image_info->image_size - 256); 707cb09cb4SHaojian Zhuang 717cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 TAIL:\n"); 727cb09cb4SHaojian Zhuang for (i = 0; i < 64; i += 4) 737cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 0x%x 0x%x 0x%x 0x%x\n", 747cb09cb4SHaojian Zhuang buf[i], buf[i+1], buf[i+2], buf[i+3]); 757cb09cb4SHaojian Zhuang 767cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 transferred to SCP\n"); 777cb09cb4SHaojian Zhuang 787cb09cb4SHaojian Zhuang load_lpm3(); 797cb09cb4SHaojian Zhuang (void)buf; 807cb09cb4SHaojian Zhuang 817cb09cb4SHaojian Zhuang return 0; 827cb09cb4SHaojian Zhuang } 837cb09cb4SHaojian Zhuang 84d2128731SHaojian Zhuang static void hikey960_ufs_reset(void) 85d2128731SHaojian Zhuang { 86d2128731SHaojian Zhuang unsigned int data, mask; 87d2128731SHaojian Zhuang 88d2128731SHaojian Zhuang mmio_write_32(CRG_PERDIS7_REG, 1 << 14); 89d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PHY_CLK_CTRL_REG, BIT_SYSCTRL_REF_CLOCK_EN); 90d2128731SHaojian Zhuang do { 91d2128731SHaojian Zhuang data = mmio_read_32(UFS_SYS_PHY_CLK_CTRL_REG); 92d2128731SHaojian Zhuang } while (data & BIT_SYSCTRL_REF_CLOCK_EN); 93d2128731SHaojian Zhuang /* use abb clk */ 94d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_UFS_SYSCTRL_REG, BIT_UFS_REFCLK_SRC_SE1); 95d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PHY_ISO_EN_REG, BIT_UFS_REFCLK_ISO_EN); 96d2128731SHaojian Zhuang mmio_write_32(PCTRL_PERI_CTRL3_REG, (1 << 0) | (1 << 16)); 97d2128731SHaojian Zhuang mdelay(1); 98d2128731SHaojian Zhuang mmio_write_32(CRG_PEREN7_REG, 1 << 14); 99d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_PHY_CLK_CTRL_REG, BIT_SYSCTRL_REF_CLOCK_EN); 100d2128731SHaojian Zhuang 101d2128731SHaojian Zhuang mmio_write_32(CRG_PERRSTEN3_REG, PERI_UFS_BIT); 102d2128731SHaojian Zhuang do { 103d2128731SHaojian Zhuang data = mmio_read_32(CRG_PERRSTSTAT3_REG); 104d2128731SHaojian Zhuang } while ((data & PERI_UFS_BIT) == 0); 105d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_PSW_POWER_CTRL_REG, BIT_UFS_PSW_MTCMOS_EN); 106d2128731SHaojian Zhuang mdelay(1); 107d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_HC_LP_CTRL_REG, BIT_SYSCTRL_PWR_READY); 108d2128731SHaojian Zhuang mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG, 109d2128731SHaojian Zhuang MASK_UFS_DEVICE_RESET); 110d2128731SHaojian Zhuang /* clear SC_DIV_UFS_PERIBUS */ 111d2128731SHaojian Zhuang mask = SC_DIV_UFS_PERIBUS << 16; 112d2128731SHaojian Zhuang mmio_write_32(CRG_CLKDIV17_REG, mask); 113d2128731SHaojian Zhuang /* set SC_DIV_UFSPHY_CFG(3) */ 114d2128731SHaojian Zhuang mask = SC_DIV_UFSPHY_CFG_MASK << 16; 115d2128731SHaojian Zhuang data = SC_DIV_UFSPHY_CFG(3); 116d2128731SHaojian Zhuang mmio_write_32(CRG_CLKDIV16_REG, mask | data); 117d2128731SHaojian Zhuang data = mmio_read_32(UFS_SYS_PHY_CLK_CTRL_REG); 118d2128731SHaojian Zhuang data &= ~MASK_SYSCTRL_CFG_CLOCK_FREQ; 119d2128731SHaojian Zhuang data |= 0x39; 120d2128731SHaojian Zhuang mmio_write_32(UFS_SYS_PHY_CLK_CTRL_REG, data); 121d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PHY_CLK_CTRL_REG, MASK_SYSCTRL_REF_CLOCK_SEL); 122d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_CLOCK_GATE_BYPASS_REG, 123d2128731SHaojian Zhuang MASK_UFS_CLK_GATE_BYPASS); 124d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_UFS_SYSCTRL_REG, MASK_UFS_SYSCTRL_BYPASS); 125d2128731SHaojian Zhuang 126d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_PSW_CLK_CTRL_REG, BIT_SYSCTRL_PSW_CLK_EN); 127d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PSW_POWER_CTRL_REG, BIT_UFS_PSW_ISO_CTRL); 128d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PHY_ISO_EN_REG, BIT_UFS_PHY_ISO_CTRL); 129d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_HC_LP_CTRL_REG, BIT_SYSCTRL_LP_ISOL_EN); 130d2128731SHaojian Zhuang mmio_write_32(CRG_PERRSTDIS3_REG, PERI_ARST_UFS_BIT); 131d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_RESET_CTRL_EN_REG, BIT_SYSCTRL_LP_RESET_N); 132d2128731SHaojian Zhuang mdelay(1); 133d2128731SHaojian Zhuang mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG, 134d2128731SHaojian Zhuang MASK_UFS_DEVICE_RESET | BIT_UFS_DEVICE_RESET); 135d2128731SHaojian Zhuang mdelay(20); 136d2128731SHaojian Zhuang mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG, 137d2128731SHaojian Zhuang 0x03300330); 138d2128731SHaojian Zhuang 139d2128731SHaojian Zhuang mmio_write_32(CRG_PERRSTDIS3_REG, PERI_UFS_BIT); 140d2128731SHaojian Zhuang do { 141d2128731SHaojian Zhuang data = mmio_read_32(CRG_PERRSTSTAT3_REG); 142d2128731SHaojian Zhuang } while (data & PERI_UFS_BIT); 143d2128731SHaojian Zhuang } 144d2128731SHaojian Zhuang 14519b731e8SHaojian Zhuang static void hikey960_init_ufs(void) 1462de0c5ccSVictor Chong { 147d2128731SHaojian Zhuang dw_ufs_params_t ufs_params; 1482de0c5ccSVictor Chong 1492de0c5ccSVictor Chong memset(&ufs_params, 0, sizeof(ufs_params_t)); 1502de0c5ccSVictor Chong ufs_params.reg_base = UFS_REG_BASE; 1512de0c5ccSVictor Chong ufs_params.desc_base = HIKEY960_UFS_DESC_BASE; 1522de0c5ccSVictor Chong ufs_params.desc_size = HIKEY960_UFS_DESC_SIZE; 153d2128731SHaojian Zhuang hikey960_ufs_reset(); 154d2128731SHaojian Zhuang dw_ufs_init(&ufs_params); 1552de0c5ccSVictor Chong } 1562de0c5ccSVictor Chong 1572de0c5ccSVictor Chong /******************************************************************************* 1582de0c5ccSVictor Chong * Gets SPSR for BL32 entry 1592de0c5ccSVictor Chong ******************************************************************************/ 1602de0c5ccSVictor Chong uint32_t hikey960_get_spsr_for_bl32_entry(void) 1612de0c5ccSVictor Chong { 1622de0c5ccSVictor Chong /* 1632de0c5ccSVictor Chong * The Secure Payload Dispatcher service is responsible for 1642de0c5ccSVictor Chong * setting the SPSR prior to entry into the BL3-2 image. 1652de0c5ccSVictor Chong */ 1662de0c5ccSVictor Chong return 0; 1672de0c5ccSVictor Chong } 1682de0c5ccSVictor Chong 1692de0c5ccSVictor Chong /******************************************************************************* 1702de0c5ccSVictor Chong * Gets SPSR for BL33 entry 1712de0c5ccSVictor Chong ******************************************************************************/ 172402b3cf8SJulius Werner #ifdef __aarch64__ 1732de0c5ccSVictor Chong uint32_t hikey960_get_spsr_for_bl33_entry(void) 1742de0c5ccSVictor Chong { 1752de0c5ccSVictor Chong unsigned int mode; 1762de0c5ccSVictor Chong uint32_t spsr; 1772de0c5ccSVictor Chong 1782de0c5ccSVictor Chong /* Figure out what mode we enter the non-secure world in */ 179a0fee747SAntonio Nino Diaz mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1; 1802de0c5ccSVictor Chong 1812de0c5ccSVictor Chong /* 1822de0c5ccSVictor Chong * TODO: Consider the possibility of specifying the SPSR in 1832de0c5ccSVictor Chong * the FIP ToC and allowing the platform to have a say as 1842de0c5ccSVictor Chong * well. 1852de0c5ccSVictor Chong */ 1862de0c5ccSVictor Chong spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 1872de0c5ccSVictor Chong return spsr; 1882de0c5ccSVictor Chong } 1892de0c5ccSVictor Chong #else 1902de0c5ccSVictor Chong uint32_t hikey960_get_spsr_for_bl33_entry(void) 1912de0c5ccSVictor Chong { 1922de0c5ccSVictor Chong unsigned int hyp_status, mode, spsr; 1932de0c5ccSVictor Chong 1942de0c5ccSVictor Chong hyp_status = GET_VIRT_EXT(read_id_pfr1()); 1952de0c5ccSVictor Chong 1962de0c5ccSVictor Chong mode = (hyp_status) ? MODE32_hyp : MODE32_svc; 1972de0c5ccSVictor Chong 1982de0c5ccSVictor Chong /* 1992de0c5ccSVictor Chong * TODO: Consider the possibility of specifying the SPSR in 2002de0c5ccSVictor Chong * the FIP ToC and allowing the platform to have a say as 2012de0c5ccSVictor Chong * well. 2022de0c5ccSVictor Chong */ 2032de0c5ccSVictor Chong spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1, 2042de0c5ccSVictor Chong SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS); 2052de0c5ccSVictor Chong return spsr; 2062de0c5ccSVictor Chong } 207402b3cf8SJulius Werner #endif /* __aarch64__ */ 2082de0c5ccSVictor Chong 2092de0c5ccSVictor Chong int hikey960_bl2_handle_post_image_load(unsigned int image_id) 2102de0c5ccSVictor Chong { 2112de0c5ccSVictor Chong int err = 0; 2122de0c5ccSVictor Chong bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 213b16bb16eSVictor Chong #ifdef SPD_opteed 214b16bb16eSVictor Chong bl_mem_params_node_t *pager_mem_params = NULL; 215b16bb16eSVictor Chong bl_mem_params_node_t *paged_mem_params = NULL; 216b16bb16eSVictor Chong #endif 2172de0c5ccSVictor Chong assert(bl_mem_params); 2182de0c5ccSVictor Chong 2192de0c5ccSVictor Chong switch (image_id) { 220402b3cf8SJulius Werner #ifdef __aarch64__ 2212de0c5ccSVictor Chong case BL32_IMAGE_ID: 222b16bb16eSVictor Chong #ifdef SPD_opteed 223b16bb16eSVictor Chong pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 224b16bb16eSVictor Chong assert(pager_mem_params); 225b16bb16eSVictor Chong 226b16bb16eSVictor Chong paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 227b16bb16eSVictor Chong assert(paged_mem_params); 228b16bb16eSVictor Chong 229b16bb16eSVictor Chong err = parse_optee_header(&bl_mem_params->ep_info, 230b16bb16eSVictor Chong &pager_mem_params->image_info, 231b16bb16eSVictor Chong &paged_mem_params->image_info); 232b16bb16eSVictor Chong if (err != 0) { 233b16bb16eSVictor Chong WARN("OPTEE header parse error.\n"); 234b16bb16eSVictor Chong } 235b16bb16eSVictor Chong #endif 2362de0c5ccSVictor Chong bl_mem_params->ep_info.spsr = hikey960_get_spsr_for_bl32_entry(); 2372de0c5ccSVictor Chong break; 2382de0c5ccSVictor Chong #endif 2392de0c5ccSVictor Chong 2402de0c5ccSVictor Chong case BL33_IMAGE_ID: 2412de0c5ccSVictor Chong /* BL33 expects to receive the primary CPU MPID (through r0) */ 2422de0c5ccSVictor Chong bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 2432de0c5ccSVictor Chong bl_mem_params->ep_info.spsr = hikey960_get_spsr_for_bl33_entry(); 2442de0c5ccSVictor Chong break; 2452de0c5ccSVictor Chong 2462de0c5ccSVictor Chong #ifdef SCP_BL2_BASE 2472de0c5ccSVictor Chong case SCP_BL2_IMAGE_ID: 2482de0c5ccSVictor Chong /* The subsequent handling of SCP_BL2 is platform specific */ 2492de0c5ccSVictor Chong err = plat_hikey960_bl2_handle_scp_bl2(&bl_mem_params->image_info); 2502de0c5ccSVictor Chong if (err) { 2512de0c5ccSVictor Chong WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 2522de0c5ccSVictor Chong } 2532de0c5ccSVictor Chong break; 2542de0c5ccSVictor Chong #endif 255649c48f5SJonathan Wright default: 256649c48f5SJonathan Wright /* Do nothing in default case */ 257649c48f5SJonathan Wright break; 2582de0c5ccSVictor Chong } 2592de0c5ccSVictor Chong 2602de0c5ccSVictor Chong return err; 2612de0c5ccSVictor Chong } 2622de0c5ccSVictor Chong 2632de0c5ccSVictor Chong /******************************************************************************* 2642de0c5ccSVictor Chong * This function can be used by the platforms to update/use image 2652de0c5ccSVictor Chong * information for given `image_id`. 2662de0c5ccSVictor Chong ******************************************************************************/ 267*c61cf58fSHaojian Zhuang int bl2_plat_handle_pre_image_load(unsigned int image_id) 268*c61cf58fSHaojian Zhuang { 269*c61cf58fSHaojian Zhuang return hikey960_set_fip_addr(image_id, "fip"); 270*c61cf58fSHaojian Zhuang } 271*c61cf58fSHaojian Zhuang 2722de0c5ccSVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id) 2732de0c5ccSVictor Chong { 2742de0c5ccSVictor Chong return hikey960_bl2_handle_post_image_load(image_id); 2752de0c5ccSVictor Chong } 2762de0c5ccSVictor Chong 277d2128731SHaojian Zhuang void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2, 278d2128731SHaojian Zhuang u_register_t arg3, u_register_t arg4) 2797cb09cb4SHaojian Zhuang { 2807cb09cb4SHaojian Zhuang unsigned int id, uart_base; 2817cb09cb4SHaojian Zhuang 2827cb09cb4SHaojian Zhuang generic_delay_timer_init(); 2837cb09cb4SHaojian Zhuang hikey960_read_boardid(&id); 2847cb09cb4SHaojian Zhuang if (id == 5300) 2857cb09cb4SHaojian Zhuang uart_base = PL011_UART5_BASE; 2867cb09cb4SHaojian Zhuang else 2877cb09cb4SHaojian Zhuang uart_base = PL011_UART6_BASE; 2887cb09cb4SHaojian Zhuang /* Initialize the console to provide early debug support */ 2895189ea27SJerome Forissier console_pl011_register(uart_base, PL011_UART_CLK_IN_HZ, 2905189ea27SJerome Forissier PL011_BAUDRATE, &console); 291d2128731SHaojian Zhuang /* 292d2128731SHaojian Zhuang * Allow BL2 to see the whole Trusted RAM. 293d2128731SHaojian Zhuang */ 294d2128731SHaojian Zhuang bl2_el3_tzram_layout.total_base = BL2_RW_BASE; 295d2128731SHaojian Zhuang bl2_el3_tzram_layout.total_size = BL31_LIMIT - BL2_RW_BASE; 2967cb09cb4SHaojian Zhuang } 2977cb09cb4SHaojian Zhuang 298d2128731SHaojian Zhuang void bl2_el3_plat_arch_setup(void) 2997cb09cb4SHaojian Zhuang { 300d2128731SHaojian Zhuang hikey960_init_mmu_el3(bl2_el3_tzram_layout.total_base, 301d2128731SHaojian Zhuang bl2_el3_tzram_layout.total_size, 302f6605337SAntonio Nino Diaz BL_CODE_BASE, 303f6605337SAntonio Nino Diaz BL_CODE_END, 304f6605337SAntonio Nino Diaz BL_COHERENT_RAM_BASE, 305f6605337SAntonio Nino Diaz BL_COHERENT_RAM_END); 3067cb09cb4SHaojian Zhuang } 3077cb09cb4SHaojian Zhuang 3087cb09cb4SHaojian Zhuang void bl2_platform_setup(void) 3097cb09cb4SHaojian Zhuang { 3107cb09cb4SHaojian Zhuang /* disable WDT0 */ 3117cb09cb4SHaojian Zhuang if (mmio_read_32(WDT0_REG_BASE + WDT_LOCK_OFFSET) == WDT_LOCKED) { 3127cb09cb4SHaojian Zhuang mmio_write_32(WDT0_REG_BASE + WDT_LOCK_OFFSET, WDT_UNLOCK); 3137cb09cb4SHaojian Zhuang mmio_write_32(WDT0_REG_BASE + WDT_CONTROL_OFFSET, 0); 3147cb09cb4SHaojian Zhuang mmio_write_32(WDT0_REG_BASE + WDT_LOCK_OFFSET, 0); 3157cb09cb4SHaojian Zhuang } 316d2128731SHaojian Zhuang hikey960_clk_init(); 317d2128731SHaojian Zhuang hikey960_pmu_init(); 318d2128731SHaojian Zhuang hikey960_regulator_enable(); 319d2128731SHaojian Zhuang hikey960_tzc_init(); 320d2128731SHaojian Zhuang hikey960_peri_init(); 321d2128731SHaojian Zhuang hikey960_pinmux_init(); 32216bec9c2SKaihua Zhong hikey960_gpio_init(); 32319b731e8SHaojian Zhuang hikey960_init_ufs(); 32419b731e8SHaojian Zhuang hikey960_io_setup(); 3257cb09cb4SHaojian Zhuang } 326