17cb09cb4SHaojian Zhuang /* 2d2128731SHaojian Zhuang * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 37cb09cb4SHaojian Zhuang * 47cb09cb4SHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 57cb09cb4SHaojian Zhuang */ 67cb09cb4SHaojian Zhuang 77cb09cb4SHaojian Zhuang #include <arch_helpers.h> 87cb09cb4SHaojian Zhuang #include <assert.h> 97cb09cb4SHaojian Zhuang #include <bl_common.h> 107cb09cb4SHaojian Zhuang #include <debug.h> 11d2128731SHaojian Zhuang #include <delay_timer.h> 122de0c5ccSVictor Chong #include <desc_image_load.h> 13d2128731SHaojian Zhuang #include <dw_ufs.h> 147cb09cb4SHaojian Zhuang #include <errno.h> 157cb09cb4SHaojian Zhuang #include <generic_delay_timer.h> 167cb09cb4SHaojian Zhuang #include <hi3660.h> 177cb09cb4SHaojian Zhuang #include <mmio.h> 18b16bb16eSVictor Chong #ifdef SPD_opteed 19b16bb16eSVictor Chong #include <optee_utils.h> 20b16bb16eSVictor Chong #endif 21*5189ea27SJerome Forissier #include <pl011.h> 227cb09cb4SHaojian Zhuang #include <platform_def.h> 237cb09cb4SHaojian Zhuang #include <string.h> 247cb09cb4SHaojian Zhuang #include <ufs.h> 257cb09cb4SHaojian Zhuang 267cb09cb4SHaojian Zhuang #include "hikey960_def.h" 277cb09cb4SHaojian Zhuang #include "hikey960_private.h" 287cb09cb4SHaojian Zhuang 297cb09cb4SHaojian Zhuang /* 307cb09cb4SHaojian Zhuang * The next 2 constants identify the extents of the code & RO data region. 317cb09cb4SHaojian Zhuang * These addresses are used by the MMU setup code and therefore they must be 327cb09cb4SHaojian Zhuang * page-aligned. It is the responsibility of the linker script to ensure that 337cb09cb4SHaojian Zhuang * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses. 347cb09cb4SHaojian Zhuang */ 357cb09cb4SHaojian Zhuang #define BL2_RO_BASE (unsigned long)(&__RO_START__) 367cb09cb4SHaojian Zhuang #define BL2_RO_LIMIT (unsigned long)(&__RO_END__) 377cb09cb4SHaojian Zhuang 38d2128731SHaojian Zhuang #define BL2_RW_BASE (BL2_RO_LIMIT) 39d2128731SHaojian Zhuang 407cb09cb4SHaojian Zhuang /* 417cb09cb4SHaojian Zhuang * The next 2 constants identify the extents of the coherent memory region. 427cb09cb4SHaojian Zhuang * These addresses are used by the MMU setup code and therefore they must be 437cb09cb4SHaojian Zhuang * page-aligned. It is the responsibility of the linker script to ensure that 447cb09cb4SHaojian Zhuang * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to 457cb09cb4SHaojian Zhuang * page-aligned addresses. 467cb09cb4SHaojian Zhuang */ 477cb09cb4SHaojian Zhuang #define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) 487cb09cb4SHaojian Zhuang #define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) 497cb09cb4SHaojian Zhuang 50d2128731SHaojian Zhuang static meminfo_t bl2_el3_tzram_layout; 51*5189ea27SJerome Forissier static console_pl011_t console; 527cb09cb4SHaojian Zhuang extern int load_lpm3(void); 537cb09cb4SHaojian Zhuang 54d2128731SHaojian Zhuang enum { 55d2128731SHaojian Zhuang BOOT_MODE_RECOVERY = 0, 56d2128731SHaojian Zhuang BOOT_MODE_NORMAL, 57d2128731SHaojian Zhuang BOOT_MODE_MASK = 1, 58d2128731SHaojian Zhuang }; 59d2128731SHaojian Zhuang 602de0c5ccSVictor Chong /******************************************************************************* 612de0c5ccSVictor Chong * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol. 622de0c5ccSVictor Chong * Return 0 on success, -1 otherwise. 632de0c5ccSVictor Chong ******************************************************************************/ 642de0c5ccSVictor Chong int plat_hikey960_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info) 657cb09cb4SHaojian Zhuang { 667cb09cb4SHaojian Zhuang int i; 677cb09cb4SHaojian Zhuang int *buf; 687cb09cb4SHaojian Zhuang 692de0c5ccSVictor Chong assert(scp_bl2_image_info->image_size < SCP_BL2_SIZE); 707cb09cb4SHaojian Zhuang 717cb09cb4SHaojian Zhuang INFO("BL2: Initiating SCP_BL2 transfer to SCP\n"); 727cb09cb4SHaojian Zhuang 737cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2: 0x%lx@0x%x\n", 747cb09cb4SHaojian Zhuang scp_bl2_image_info->image_base, 757cb09cb4SHaojian Zhuang scp_bl2_image_info->image_size); 767cb09cb4SHaojian Zhuang 777cb09cb4SHaojian Zhuang buf = (int *)scp_bl2_image_info->image_base; 787cb09cb4SHaojian Zhuang 797cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 HEAD:\n"); 807cb09cb4SHaojian Zhuang for (i = 0; i < 64; i += 4) 817cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 0x%x 0x%x 0x%x 0x%x\n", 827cb09cb4SHaojian Zhuang buf[i], buf[i+1], buf[i+2], buf[i+3]); 837cb09cb4SHaojian Zhuang 847cb09cb4SHaojian Zhuang buf = (int *)(scp_bl2_image_info->image_base + 857cb09cb4SHaojian Zhuang scp_bl2_image_info->image_size - 256); 867cb09cb4SHaojian Zhuang 877cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 TAIL:\n"); 887cb09cb4SHaojian Zhuang for (i = 0; i < 64; i += 4) 897cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 0x%x 0x%x 0x%x 0x%x\n", 907cb09cb4SHaojian Zhuang buf[i], buf[i+1], buf[i+2], buf[i+3]); 917cb09cb4SHaojian Zhuang 927cb09cb4SHaojian Zhuang INFO("BL2: SCP_BL2 transferred to SCP\n"); 937cb09cb4SHaojian Zhuang 947cb09cb4SHaojian Zhuang load_lpm3(); 957cb09cb4SHaojian Zhuang (void)buf; 967cb09cb4SHaojian Zhuang 977cb09cb4SHaojian Zhuang return 0; 987cb09cb4SHaojian Zhuang } 997cb09cb4SHaojian Zhuang 100d2128731SHaojian Zhuang static void hikey960_ufs_reset(void) 101d2128731SHaojian Zhuang { 102d2128731SHaojian Zhuang unsigned int data, mask; 103d2128731SHaojian Zhuang 104d2128731SHaojian Zhuang mmio_write_32(CRG_PERDIS7_REG, 1 << 14); 105d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PHY_CLK_CTRL_REG, BIT_SYSCTRL_REF_CLOCK_EN); 106d2128731SHaojian Zhuang do { 107d2128731SHaojian Zhuang data = mmio_read_32(UFS_SYS_PHY_CLK_CTRL_REG); 108d2128731SHaojian Zhuang } while (data & BIT_SYSCTRL_REF_CLOCK_EN); 109d2128731SHaojian Zhuang /* use abb clk */ 110d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_UFS_SYSCTRL_REG, BIT_UFS_REFCLK_SRC_SE1); 111d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PHY_ISO_EN_REG, BIT_UFS_REFCLK_ISO_EN); 112d2128731SHaojian Zhuang mmio_write_32(PCTRL_PERI_CTRL3_REG, (1 << 0) | (1 << 16)); 113d2128731SHaojian Zhuang mdelay(1); 114d2128731SHaojian Zhuang mmio_write_32(CRG_PEREN7_REG, 1 << 14); 115d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_PHY_CLK_CTRL_REG, BIT_SYSCTRL_REF_CLOCK_EN); 116d2128731SHaojian Zhuang 117d2128731SHaojian Zhuang mmio_write_32(CRG_PERRSTEN3_REG, PERI_UFS_BIT); 118d2128731SHaojian Zhuang do { 119d2128731SHaojian Zhuang data = mmio_read_32(CRG_PERRSTSTAT3_REG); 120d2128731SHaojian Zhuang } while ((data & PERI_UFS_BIT) == 0); 121d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_PSW_POWER_CTRL_REG, BIT_UFS_PSW_MTCMOS_EN); 122d2128731SHaojian Zhuang mdelay(1); 123d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_HC_LP_CTRL_REG, BIT_SYSCTRL_PWR_READY); 124d2128731SHaojian Zhuang mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG, 125d2128731SHaojian Zhuang MASK_UFS_DEVICE_RESET); 126d2128731SHaojian Zhuang /* clear SC_DIV_UFS_PERIBUS */ 127d2128731SHaojian Zhuang mask = SC_DIV_UFS_PERIBUS << 16; 128d2128731SHaojian Zhuang mmio_write_32(CRG_CLKDIV17_REG, mask); 129d2128731SHaojian Zhuang /* set SC_DIV_UFSPHY_CFG(3) */ 130d2128731SHaojian Zhuang mask = SC_DIV_UFSPHY_CFG_MASK << 16; 131d2128731SHaojian Zhuang data = SC_DIV_UFSPHY_CFG(3); 132d2128731SHaojian Zhuang mmio_write_32(CRG_CLKDIV16_REG, mask | data); 133d2128731SHaojian Zhuang data = mmio_read_32(UFS_SYS_PHY_CLK_CTRL_REG); 134d2128731SHaojian Zhuang data &= ~MASK_SYSCTRL_CFG_CLOCK_FREQ; 135d2128731SHaojian Zhuang data |= 0x39; 136d2128731SHaojian Zhuang mmio_write_32(UFS_SYS_PHY_CLK_CTRL_REG, data); 137d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PHY_CLK_CTRL_REG, MASK_SYSCTRL_REF_CLOCK_SEL); 138d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_CLOCK_GATE_BYPASS_REG, 139d2128731SHaojian Zhuang MASK_UFS_CLK_GATE_BYPASS); 140d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_UFS_SYSCTRL_REG, MASK_UFS_SYSCTRL_BYPASS); 141d2128731SHaojian Zhuang 142d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_PSW_CLK_CTRL_REG, BIT_SYSCTRL_PSW_CLK_EN); 143d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PSW_POWER_CTRL_REG, BIT_UFS_PSW_ISO_CTRL); 144d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_PHY_ISO_EN_REG, BIT_UFS_PHY_ISO_CTRL); 145d2128731SHaojian Zhuang mmio_clrbits_32(UFS_SYS_HC_LP_CTRL_REG, BIT_SYSCTRL_LP_ISOL_EN); 146d2128731SHaojian Zhuang mmio_write_32(CRG_PERRSTDIS3_REG, PERI_ARST_UFS_BIT); 147d2128731SHaojian Zhuang mmio_setbits_32(UFS_SYS_RESET_CTRL_EN_REG, BIT_SYSCTRL_LP_RESET_N); 148d2128731SHaojian Zhuang mdelay(1); 149d2128731SHaojian Zhuang mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG, 150d2128731SHaojian Zhuang MASK_UFS_DEVICE_RESET | BIT_UFS_DEVICE_RESET); 151d2128731SHaojian Zhuang mdelay(20); 152d2128731SHaojian Zhuang mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG, 153d2128731SHaojian Zhuang 0x03300330); 154d2128731SHaojian Zhuang 155d2128731SHaojian Zhuang mmio_write_32(CRG_PERRSTDIS3_REG, PERI_UFS_BIT); 156d2128731SHaojian Zhuang do { 157d2128731SHaojian Zhuang data = mmio_read_32(CRG_PERRSTSTAT3_REG); 158d2128731SHaojian Zhuang } while (data & PERI_UFS_BIT); 159d2128731SHaojian Zhuang } 160d2128731SHaojian Zhuang 16119b731e8SHaojian Zhuang static void hikey960_init_ufs(void) 1622de0c5ccSVictor Chong { 163d2128731SHaojian Zhuang dw_ufs_params_t ufs_params; 1642de0c5ccSVictor Chong 1652de0c5ccSVictor Chong memset(&ufs_params, 0, sizeof(ufs_params_t)); 1662de0c5ccSVictor Chong ufs_params.reg_base = UFS_REG_BASE; 1672de0c5ccSVictor Chong ufs_params.desc_base = HIKEY960_UFS_DESC_BASE; 1682de0c5ccSVictor Chong ufs_params.desc_size = HIKEY960_UFS_DESC_SIZE; 169d2128731SHaojian Zhuang hikey960_ufs_reset(); 170d2128731SHaojian Zhuang dw_ufs_init(&ufs_params); 1712de0c5ccSVictor Chong } 1722de0c5ccSVictor Chong 1732de0c5ccSVictor Chong /******************************************************************************* 1742de0c5ccSVictor Chong * Gets SPSR for BL32 entry 1752de0c5ccSVictor Chong ******************************************************************************/ 1762de0c5ccSVictor Chong uint32_t hikey960_get_spsr_for_bl32_entry(void) 1772de0c5ccSVictor Chong { 1782de0c5ccSVictor Chong /* 1792de0c5ccSVictor Chong * The Secure Payload Dispatcher service is responsible for 1802de0c5ccSVictor Chong * setting the SPSR prior to entry into the BL3-2 image. 1812de0c5ccSVictor Chong */ 1822de0c5ccSVictor Chong return 0; 1832de0c5ccSVictor Chong } 1842de0c5ccSVictor Chong 1852de0c5ccSVictor Chong /******************************************************************************* 1862de0c5ccSVictor Chong * Gets SPSR for BL33 entry 1872de0c5ccSVictor Chong ******************************************************************************/ 1882de0c5ccSVictor Chong #ifndef AARCH32 1892de0c5ccSVictor Chong uint32_t hikey960_get_spsr_for_bl33_entry(void) 1902de0c5ccSVictor Chong { 1912de0c5ccSVictor Chong unsigned int mode; 1922de0c5ccSVictor Chong uint32_t spsr; 1932de0c5ccSVictor Chong 1942de0c5ccSVictor Chong /* Figure out what mode we enter the non-secure world in */ 195a0fee747SAntonio Nino Diaz mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1; 1962de0c5ccSVictor Chong 1972de0c5ccSVictor Chong /* 1982de0c5ccSVictor Chong * TODO: Consider the possibility of specifying the SPSR in 1992de0c5ccSVictor Chong * the FIP ToC and allowing the platform to have a say as 2002de0c5ccSVictor Chong * well. 2012de0c5ccSVictor Chong */ 2022de0c5ccSVictor Chong spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 2032de0c5ccSVictor Chong return spsr; 2042de0c5ccSVictor Chong } 2052de0c5ccSVictor Chong #else 2062de0c5ccSVictor Chong uint32_t hikey960_get_spsr_for_bl33_entry(void) 2072de0c5ccSVictor Chong { 2082de0c5ccSVictor Chong unsigned int hyp_status, mode, spsr; 2092de0c5ccSVictor Chong 2102de0c5ccSVictor Chong hyp_status = GET_VIRT_EXT(read_id_pfr1()); 2112de0c5ccSVictor Chong 2122de0c5ccSVictor Chong mode = (hyp_status) ? MODE32_hyp : MODE32_svc; 2132de0c5ccSVictor Chong 2142de0c5ccSVictor Chong /* 2152de0c5ccSVictor Chong * TODO: Consider the possibility of specifying the SPSR in 2162de0c5ccSVictor Chong * the FIP ToC and allowing the platform to have a say as 2172de0c5ccSVictor Chong * well. 2182de0c5ccSVictor Chong */ 2192de0c5ccSVictor Chong spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1, 2202de0c5ccSVictor Chong SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS); 2212de0c5ccSVictor Chong return spsr; 2222de0c5ccSVictor Chong } 2232de0c5ccSVictor Chong #endif /* AARCH32 */ 2242de0c5ccSVictor Chong 2252de0c5ccSVictor Chong int hikey960_bl2_handle_post_image_load(unsigned int image_id) 2262de0c5ccSVictor Chong { 2272de0c5ccSVictor Chong int err = 0; 2282de0c5ccSVictor Chong bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 229b16bb16eSVictor Chong #ifdef SPD_opteed 230b16bb16eSVictor Chong bl_mem_params_node_t *pager_mem_params = NULL; 231b16bb16eSVictor Chong bl_mem_params_node_t *paged_mem_params = NULL; 232b16bb16eSVictor Chong #endif 2332de0c5ccSVictor Chong assert(bl_mem_params); 2342de0c5ccSVictor Chong 2352de0c5ccSVictor Chong switch (image_id) { 2362de0c5ccSVictor Chong #ifdef AARCH64 2372de0c5ccSVictor Chong case BL32_IMAGE_ID: 238b16bb16eSVictor Chong #ifdef SPD_opteed 239b16bb16eSVictor Chong pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 240b16bb16eSVictor Chong assert(pager_mem_params); 241b16bb16eSVictor Chong 242b16bb16eSVictor Chong paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 243b16bb16eSVictor Chong assert(paged_mem_params); 244b16bb16eSVictor Chong 245b16bb16eSVictor Chong err = parse_optee_header(&bl_mem_params->ep_info, 246b16bb16eSVictor Chong &pager_mem_params->image_info, 247b16bb16eSVictor Chong &paged_mem_params->image_info); 248b16bb16eSVictor Chong if (err != 0) { 249b16bb16eSVictor Chong WARN("OPTEE header parse error.\n"); 250b16bb16eSVictor Chong } 251b16bb16eSVictor Chong #endif 2522de0c5ccSVictor Chong bl_mem_params->ep_info.spsr = hikey960_get_spsr_for_bl32_entry(); 2532de0c5ccSVictor Chong break; 2542de0c5ccSVictor Chong #endif 2552de0c5ccSVictor Chong 2562de0c5ccSVictor Chong case BL33_IMAGE_ID: 2572de0c5ccSVictor Chong /* BL33 expects to receive the primary CPU MPID (through r0) */ 2582de0c5ccSVictor Chong bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 2592de0c5ccSVictor Chong bl_mem_params->ep_info.spsr = hikey960_get_spsr_for_bl33_entry(); 2602de0c5ccSVictor Chong break; 2612de0c5ccSVictor Chong 2622de0c5ccSVictor Chong #ifdef SCP_BL2_BASE 2632de0c5ccSVictor Chong case SCP_BL2_IMAGE_ID: 2642de0c5ccSVictor Chong /* The subsequent handling of SCP_BL2 is platform specific */ 2652de0c5ccSVictor Chong err = plat_hikey960_bl2_handle_scp_bl2(&bl_mem_params->image_info); 2662de0c5ccSVictor Chong if (err) { 2672de0c5ccSVictor Chong WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 2682de0c5ccSVictor Chong } 2692de0c5ccSVictor Chong break; 2702de0c5ccSVictor Chong #endif 271649c48f5SJonathan Wright default: 272649c48f5SJonathan Wright /* Do nothing in default case */ 273649c48f5SJonathan Wright break; 2742de0c5ccSVictor Chong } 2752de0c5ccSVictor Chong 2762de0c5ccSVictor Chong return err; 2772de0c5ccSVictor Chong } 2782de0c5ccSVictor Chong 2792de0c5ccSVictor Chong /******************************************************************************* 2802de0c5ccSVictor Chong * This function can be used by the platforms to update/use image 2812de0c5ccSVictor Chong * information for given `image_id`. 2822de0c5ccSVictor Chong ******************************************************************************/ 2832de0c5ccSVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id) 2842de0c5ccSVictor Chong { 2852de0c5ccSVictor Chong return hikey960_bl2_handle_post_image_load(image_id); 2862de0c5ccSVictor Chong } 2872de0c5ccSVictor Chong 288d2128731SHaojian Zhuang void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2, 289d2128731SHaojian Zhuang u_register_t arg3, u_register_t arg4) 2907cb09cb4SHaojian Zhuang { 2917cb09cb4SHaojian Zhuang unsigned int id, uart_base; 2927cb09cb4SHaojian Zhuang 2937cb09cb4SHaojian Zhuang generic_delay_timer_init(); 2947cb09cb4SHaojian Zhuang hikey960_read_boardid(&id); 2957cb09cb4SHaojian Zhuang if (id == 5300) 2967cb09cb4SHaojian Zhuang uart_base = PL011_UART5_BASE; 2977cb09cb4SHaojian Zhuang else 2987cb09cb4SHaojian Zhuang uart_base = PL011_UART6_BASE; 2997cb09cb4SHaojian Zhuang /* Initialize the console to provide early debug support */ 300*5189ea27SJerome Forissier console_pl011_register(uart_base, PL011_UART_CLK_IN_HZ, 301*5189ea27SJerome Forissier PL011_BAUDRATE, &console); 302d2128731SHaojian Zhuang /* 303d2128731SHaojian Zhuang * Allow BL2 to see the whole Trusted RAM. 304d2128731SHaojian Zhuang */ 305d2128731SHaojian Zhuang bl2_el3_tzram_layout.total_base = BL2_RW_BASE; 306d2128731SHaojian Zhuang bl2_el3_tzram_layout.total_size = BL31_LIMIT - BL2_RW_BASE; 3077cb09cb4SHaojian Zhuang } 3087cb09cb4SHaojian Zhuang 309d2128731SHaojian Zhuang void bl2_el3_plat_arch_setup(void) 3107cb09cb4SHaojian Zhuang { 311d2128731SHaojian Zhuang hikey960_init_mmu_el3(bl2_el3_tzram_layout.total_base, 312d2128731SHaojian Zhuang bl2_el3_tzram_layout.total_size, 3137cb09cb4SHaojian Zhuang BL2_RO_BASE, 3147cb09cb4SHaojian Zhuang BL2_RO_LIMIT, 3157cb09cb4SHaojian Zhuang BL2_COHERENT_RAM_BASE, 3167cb09cb4SHaojian Zhuang BL2_COHERENT_RAM_LIMIT); 3177cb09cb4SHaojian Zhuang } 3187cb09cb4SHaojian Zhuang 3197cb09cb4SHaojian Zhuang void bl2_platform_setup(void) 3207cb09cb4SHaojian Zhuang { 3217cb09cb4SHaojian Zhuang /* disable WDT0 */ 3227cb09cb4SHaojian Zhuang if (mmio_read_32(WDT0_REG_BASE + WDT_LOCK_OFFSET) == WDT_LOCKED) { 3237cb09cb4SHaojian Zhuang mmio_write_32(WDT0_REG_BASE + WDT_LOCK_OFFSET, WDT_UNLOCK); 3247cb09cb4SHaojian Zhuang mmio_write_32(WDT0_REG_BASE + WDT_CONTROL_OFFSET, 0); 3257cb09cb4SHaojian Zhuang mmio_write_32(WDT0_REG_BASE + WDT_LOCK_OFFSET, 0); 3267cb09cb4SHaojian Zhuang } 327d2128731SHaojian Zhuang hikey960_clk_init(); 328d2128731SHaojian Zhuang hikey960_pmu_init(); 329d2128731SHaojian Zhuang hikey960_regulator_enable(); 330d2128731SHaojian Zhuang hikey960_tzc_init(); 331d2128731SHaojian Zhuang hikey960_peri_init(); 332d2128731SHaojian Zhuang hikey960_pinmux_init(); 33316bec9c2SKaihua Zhong hikey960_gpio_init(); 33419b731e8SHaojian Zhuang hikey960_init_ufs(); 33519b731e8SHaojian Zhuang hikey960_io_setup(); 3367cb09cb4SHaojian Zhuang } 337