xref: /rk3399_ARM-atf/plat/hisilicon/hikey960/hikey960_bl2_setup.c (revision 402b3cf8766fe2cb4ae462f7ee7761d08a1ba56c)
17cb09cb4SHaojian Zhuang /*
2d2128731SHaojian Zhuang  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
37cb09cb4SHaojian Zhuang  *
47cb09cb4SHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
57cb09cb4SHaojian Zhuang  */
67cb09cb4SHaojian Zhuang 
77cb09cb4SHaojian Zhuang #include <assert.h>
87cb09cb4SHaojian Zhuang #include <errno.h>
97cb09cb4SHaojian Zhuang #include <string.h>
107cb09cb4SHaojian Zhuang 
1109d40e0eSAntonio Nino Diaz #include <platform_def.h>
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1509d40e0eSAntonio Nino Diaz #include <common/debug.h>
1609d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1909d40e0eSAntonio Nino Diaz #include <drivers/dw_ufs.h>
2009d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
2109d40e0eSAntonio Nino Diaz #include <drivers/ufs.h>
2209d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2309d40e0eSAntonio Nino Diaz #ifdef SPD_opteed
2409d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h>
2509d40e0eSAntonio Nino Diaz #endif
2609d40e0eSAntonio Nino Diaz 
2709d40e0eSAntonio Nino Diaz #include <hi3660.h>
287cb09cb4SHaojian Zhuang #include "hikey960_def.h"
297cb09cb4SHaojian Zhuang #include "hikey960_private.h"
307cb09cb4SHaojian Zhuang 
31f6605337SAntonio Nino Diaz #define BL2_RW_BASE		(BL_CODE_END)
327cb09cb4SHaojian Zhuang 
33d2128731SHaojian Zhuang static meminfo_t bl2_el3_tzram_layout;
345189ea27SJerome Forissier static console_pl011_t console;
357cb09cb4SHaojian Zhuang extern int load_lpm3(void);
367cb09cb4SHaojian Zhuang 
37d2128731SHaojian Zhuang enum {
38d2128731SHaojian Zhuang 	BOOT_MODE_RECOVERY = 0,
39d2128731SHaojian Zhuang 	BOOT_MODE_NORMAL,
40d2128731SHaojian Zhuang 	BOOT_MODE_MASK = 1,
41d2128731SHaojian Zhuang };
42d2128731SHaojian Zhuang 
432de0c5ccSVictor Chong /*******************************************************************************
442de0c5ccSVictor Chong  * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol.
452de0c5ccSVictor Chong  * Return 0 on success, -1 otherwise.
462de0c5ccSVictor Chong  ******************************************************************************/
472de0c5ccSVictor Chong int plat_hikey960_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info)
487cb09cb4SHaojian Zhuang {
497cb09cb4SHaojian Zhuang 	int i;
507cb09cb4SHaojian Zhuang 	int *buf;
517cb09cb4SHaojian Zhuang 
522de0c5ccSVictor Chong 	assert(scp_bl2_image_info->image_size < SCP_BL2_SIZE);
537cb09cb4SHaojian Zhuang 
547cb09cb4SHaojian Zhuang 	INFO("BL2: Initiating SCP_BL2 transfer to SCP\n");
557cb09cb4SHaojian Zhuang 
567cb09cb4SHaojian Zhuang 	INFO("BL2: SCP_BL2: 0x%lx@0x%x\n",
577cb09cb4SHaojian Zhuang 	     scp_bl2_image_info->image_base,
587cb09cb4SHaojian Zhuang 	     scp_bl2_image_info->image_size);
597cb09cb4SHaojian Zhuang 
607cb09cb4SHaojian Zhuang 	buf = (int *)scp_bl2_image_info->image_base;
617cb09cb4SHaojian Zhuang 
627cb09cb4SHaojian Zhuang 	INFO("BL2: SCP_BL2 HEAD:\n");
637cb09cb4SHaojian Zhuang 	for (i = 0; i < 64; i += 4)
647cb09cb4SHaojian Zhuang 		INFO("BL2: SCP_BL2 0x%x 0x%x 0x%x 0x%x\n",
657cb09cb4SHaojian Zhuang 			buf[i], buf[i+1], buf[i+2], buf[i+3]);
667cb09cb4SHaojian Zhuang 
677cb09cb4SHaojian Zhuang 	buf = (int *)(scp_bl2_image_info->image_base +
687cb09cb4SHaojian Zhuang 		      scp_bl2_image_info->image_size - 256);
697cb09cb4SHaojian Zhuang 
707cb09cb4SHaojian Zhuang 	INFO("BL2: SCP_BL2 TAIL:\n");
717cb09cb4SHaojian Zhuang 	for (i = 0; i < 64; i += 4)
727cb09cb4SHaojian Zhuang 		INFO("BL2: SCP_BL2 0x%x 0x%x 0x%x 0x%x\n",
737cb09cb4SHaojian Zhuang 			buf[i], buf[i+1], buf[i+2], buf[i+3]);
747cb09cb4SHaojian Zhuang 
757cb09cb4SHaojian Zhuang 	INFO("BL2: SCP_BL2 transferred to SCP\n");
767cb09cb4SHaojian Zhuang 
777cb09cb4SHaojian Zhuang 	load_lpm3();
787cb09cb4SHaojian Zhuang 	(void)buf;
797cb09cb4SHaojian Zhuang 
807cb09cb4SHaojian Zhuang 	return 0;
817cb09cb4SHaojian Zhuang }
827cb09cb4SHaojian Zhuang 
83d2128731SHaojian Zhuang static void hikey960_ufs_reset(void)
84d2128731SHaojian Zhuang {
85d2128731SHaojian Zhuang 	unsigned int data, mask;
86d2128731SHaojian Zhuang 
87d2128731SHaojian Zhuang 	mmio_write_32(CRG_PERDIS7_REG, 1 << 14);
88d2128731SHaojian Zhuang 	mmio_clrbits_32(UFS_SYS_PHY_CLK_CTRL_REG, BIT_SYSCTRL_REF_CLOCK_EN);
89d2128731SHaojian Zhuang 	do {
90d2128731SHaojian Zhuang 		data = mmio_read_32(UFS_SYS_PHY_CLK_CTRL_REG);
91d2128731SHaojian Zhuang 	} while (data & BIT_SYSCTRL_REF_CLOCK_EN);
92d2128731SHaojian Zhuang 	/* use abb clk */
93d2128731SHaojian Zhuang 	mmio_clrbits_32(UFS_SYS_UFS_SYSCTRL_REG, BIT_UFS_REFCLK_SRC_SE1);
94d2128731SHaojian Zhuang 	mmio_clrbits_32(UFS_SYS_PHY_ISO_EN_REG, BIT_UFS_REFCLK_ISO_EN);
95d2128731SHaojian Zhuang 	mmio_write_32(PCTRL_PERI_CTRL3_REG, (1 << 0) | (1 << 16));
96d2128731SHaojian Zhuang 	mdelay(1);
97d2128731SHaojian Zhuang 	mmio_write_32(CRG_PEREN7_REG, 1 << 14);
98d2128731SHaojian Zhuang 	mmio_setbits_32(UFS_SYS_PHY_CLK_CTRL_REG, BIT_SYSCTRL_REF_CLOCK_EN);
99d2128731SHaojian Zhuang 
100d2128731SHaojian Zhuang 	mmio_write_32(CRG_PERRSTEN3_REG, PERI_UFS_BIT);
101d2128731SHaojian Zhuang 	do {
102d2128731SHaojian Zhuang 		data = mmio_read_32(CRG_PERRSTSTAT3_REG);
103d2128731SHaojian Zhuang 	} while ((data & PERI_UFS_BIT) == 0);
104d2128731SHaojian Zhuang 	mmio_setbits_32(UFS_SYS_PSW_POWER_CTRL_REG, BIT_UFS_PSW_MTCMOS_EN);
105d2128731SHaojian Zhuang 	mdelay(1);
106d2128731SHaojian Zhuang 	mmio_setbits_32(UFS_SYS_HC_LP_CTRL_REG, BIT_SYSCTRL_PWR_READY);
107d2128731SHaojian Zhuang 	mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG,
108d2128731SHaojian Zhuang 		      MASK_UFS_DEVICE_RESET);
109d2128731SHaojian Zhuang 	/* clear SC_DIV_UFS_PERIBUS */
110d2128731SHaojian Zhuang 	mask = SC_DIV_UFS_PERIBUS << 16;
111d2128731SHaojian Zhuang 	mmio_write_32(CRG_CLKDIV17_REG, mask);
112d2128731SHaojian Zhuang 	/* set SC_DIV_UFSPHY_CFG(3) */
113d2128731SHaojian Zhuang 	mask = SC_DIV_UFSPHY_CFG_MASK << 16;
114d2128731SHaojian Zhuang 	data = SC_DIV_UFSPHY_CFG(3);
115d2128731SHaojian Zhuang 	mmio_write_32(CRG_CLKDIV16_REG, mask | data);
116d2128731SHaojian Zhuang 	data = mmio_read_32(UFS_SYS_PHY_CLK_CTRL_REG);
117d2128731SHaojian Zhuang 	data &= ~MASK_SYSCTRL_CFG_CLOCK_FREQ;
118d2128731SHaojian Zhuang 	data |= 0x39;
119d2128731SHaojian Zhuang 	mmio_write_32(UFS_SYS_PHY_CLK_CTRL_REG, data);
120d2128731SHaojian Zhuang 	mmio_clrbits_32(UFS_SYS_PHY_CLK_CTRL_REG, MASK_SYSCTRL_REF_CLOCK_SEL);
121d2128731SHaojian Zhuang 	mmio_setbits_32(UFS_SYS_CLOCK_GATE_BYPASS_REG,
122d2128731SHaojian Zhuang 			MASK_UFS_CLK_GATE_BYPASS);
123d2128731SHaojian Zhuang 	mmio_setbits_32(UFS_SYS_UFS_SYSCTRL_REG, MASK_UFS_SYSCTRL_BYPASS);
124d2128731SHaojian Zhuang 
125d2128731SHaojian Zhuang 	mmio_setbits_32(UFS_SYS_PSW_CLK_CTRL_REG, BIT_SYSCTRL_PSW_CLK_EN);
126d2128731SHaojian Zhuang 	mmio_clrbits_32(UFS_SYS_PSW_POWER_CTRL_REG, BIT_UFS_PSW_ISO_CTRL);
127d2128731SHaojian Zhuang 	mmio_clrbits_32(UFS_SYS_PHY_ISO_EN_REG, BIT_UFS_PHY_ISO_CTRL);
128d2128731SHaojian Zhuang 	mmio_clrbits_32(UFS_SYS_HC_LP_CTRL_REG, BIT_SYSCTRL_LP_ISOL_EN);
129d2128731SHaojian Zhuang 	mmio_write_32(CRG_PERRSTDIS3_REG, PERI_ARST_UFS_BIT);
130d2128731SHaojian Zhuang 	mmio_setbits_32(UFS_SYS_RESET_CTRL_EN_REG, BIT_SYSCTRL_LP_RESET_N);
131d2128731SHaojian Zhuang 	mdelay(1);
132d2128731SHaojian Zhuang 	mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG,
133d2128731SHaojian Zhuang 		      MASK_UFS_DEVICE_RESET | BIT_UFS_DEVICE_RESET);
134d2128731SHaojian Zhuang 	mdelay(20);
135d2128731SHaojian Zhuang 	mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG,
136d2128731SHaojian Zhuang 		      0x03300330);
137d2128731SHaojian Zhuang 
138d2128731SHaojian Zhuang 	mmio_write_32(CRG_PERRSTDIS3_REG, PERI_UFS_BIT);
139d2128731SHaojian Zhuang 	do {
140d2128731SHaojian Zhuang 		data = mmio_read_32(CRG_PERRSTSTAT3_REG);
141d2128731SHaojian Zhuang 	} while (data & PERI_UFS_BIT);
142d2128731SHaojian Zhuang }
143d2128731SHaojian Zhuang 
14419b731e8SHaojian Zhuang static void hikey960_init_ufs(void)
1452de0c5ccSVictor Chong {
146d2128731SHaojian Zhuang 	dw_ufs_params_t ufs_params;
1472de0c5ccSVictor Chong 
1482de0c5ccSVictor Chong 	memset(&ufs_params, 0, sizeof(ufs_params_t));
1492de0c5ccSVictor Chong 	ufs_params.reg_base = UFS_REG_BASE;
1502de0c5ccSVictor Chong 	ufs_params.desc_base = HIKEY960_UFS_DESC_BASE;
1512de0c5ccSVictor Chong 	ufs_params.desc_size = HIKEY960_UFS_DESC_SIZE;
152d2128731SHaojian Zhuang 	hikey960_ufs_reset();
153d2128731SHaojian Zhuang 	dw_ufs_init(&ufs_params);
1542de0c5ccSVictor Chong }
1552de0c5ccSVictor Chong 
1562de0c5ccSVictor Chong /*******************************************************************************
1572de0c5ccSVictor Chong  * Gets SPSR for BL32 entry
1582de0c5ccSVictor Chong  ******************************************************************************/
1592de0c5ccSVictor Chong uint32_t hikey960_get_spsr_for_bl32_entry(void)
1602de0c5ccSVictor Chong {
1612de0c5ccSVictor Chong 	/*
1622de0c5ccSVictor Chong 	 * The Secure Payload Dispatcher service is responsible for
1632de0c5ccSVictor Chong 	 * setting the SPSR prior to entry into the BL3-2 image.
1642de0c5ccSVictor Chong 	 */
1652de0c5ccSVictor Chong 	return 0;
1662de0c5ccSVictor Chong }
1672de0c5ccSVictor Chong 
1682de0c5ccSVictor Chong /*******************************************************************************
1692de0c5ccSVictor Chong  * Gets SPSR for BL33 entry
1702de0c5ccSVictor Chong  ******************************************************************************/
171*402b3cf8SJulius Werner #ifdef __aarch64__
1722de0c5ccSVictor Chong uint32_t hikey960_get_spsr_for_bl33_entry(void)
1732de0c5ccSVictor Chong {
1742de0c5ccSVictor Chong 	unsigned int mode;
1752de0c5ccSVictor Chong 	uint32_t spsr;
1762de0c5ccSVictor Chong 
1772de0c5ccSVictor Chong 	/* Figure out what mode we enter the non-secure world in */
178a0fee747SAntonio Nino Diaz 	mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
1792de0c5ccSVictor Chong 
1802de0c5ccSVictor Chong 	/*
1812de0c5ccSVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
1822de0c5ccSVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
1832de0c5ccSVictor Chong 	 * well.
1842de0c5ccSVictor Chong 	 */
1852de0c5ccSVictor Chong 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
1862de0c5ccSVictor Chong 	return spsr;
1872de0c5ccSVictor Chong }
1882de0c5ccSVictor Chong #else
1892de0c5ccSVictor Chong uint32_t hikey960_get_spsr_for_bl33_entry(void)
1902de0c5ccSVictor Chong {
1912de0c5ccSVictor Chong 	unsigned int hyp_status, mode, spsr;
1922de0c5ccSVictor Chong 
1932de0c5ccSVictor Chong 	hyp_status = GET_VIRT_EXT(read_id_pfr1());
1942de0c5ccSVictor Chong 
1952de0c5ccSVictor Chong 	mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
1962de0c5ccSVictor Chong 
1972de0c5ccSVictor Chong 	/*
1982de0c5ccSVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
1992de0c5ccSVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
2002de0c5ccSVictor Chong 	 * well.
2012de0c5ccSVictor Chong 	 */
2022de0c5ccSVictor Chong 	spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
2032de0c5ccSVictor Chong 			SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
2042de0c5ccSVictor Chong 	return spsr;
2052de0c5ccSVictor Chong }
206*402b3cf8SJulius Werner #endif /* __aarch64__ */
2072de0c5ccSVictor Chong 
2082de0c5ccSVictor Chong int hikey960_bl2_handle_post_image_load(unsigned int image_id)
2092de0c5ccSVictor Chong {
2102de0c5ccSVictor Chong 	int err = 0;
2112de0c5ccSVictor Chong 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
212b16bb16eSVictor Chong #ifdef SPD_opteed
213b16bb16eSVictor Chong 	bl_mem_params_node_t *pager_mem_params = NULL;
214b16bb16eSVictor Chong 	bl_mem_params_node_t *paged_mem_params = NULL;
215b16bb16eSVictor Chong #endif
2162de0c5ccSVictor Chong 	assert(bl_mem_params);
2172de0c5ccSVictor Chong 
2182de0c5ccSVictor Chong 	switch (image_id) {
219*402b3cf8SJulius Werner #ifdef __aarch64__
2202de0c5ccSVictor Chong 	case BL32_IMAGE_ID:
221b16bb16eSVictor Chong #ifdef SPD_opteed
222b16bb16eSVictor Chong 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
223b16bb16eSVictor Chong 		assert(pager_mem_params);
224b16bb16eSVictor Chong 
225b16bb16eSVictor Chong 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
226b16bb16eSVictor Chong 		assert(paged_mem_params);
227b16bb16eSVictor Chong 
228b16bb16eSVictor Chong 		err = parse_optee_header(&bl_mem_params->ep_info,
229b16bb16eSVictor Chong 				&pager_mem_params->image_info,
230b16bb16eSVictor Chong 				&paged_mem_params->image_info);
231b16bb16eSVictor Chong 		if (err != 0) {
232b16bb16eSVictor Chong 			WARN("OPTEE header parse error.\n");
233b16bb16eSVictor Chong 		}
234b16bb16eSVictor Chong #endif
2352de0c5ccSVictor Chong 		bl_mem_params->ep_info.spsr = hikey960_get_spsr_for_bl32_entry();
2362de0c5ccSVictor Chong 		break;
2372de0c5ccSVictor Chong #endif
2382de0c5ccSVictor Chong 
2392de0c5ccSVictor Chong 	case BL33_IMAGE_ID:
2402de0c5ccSVictor Chong 		/* BL33 expects to receive the primary CPU MPID (through r0) */
2412de0c5ccSVictor Chong 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
2422de0c5ccSVictor Chong 		bl_mem_params->ep_info.spsr = hikey960_get_spsr_for_bl33_entry();
2432de0c5ccSVictor Chong 		break;
2442de0c5ccSVictor Chong 
2452de0c5ccSVictor Chong #ifdef SCP_BL2_BASE
2462de0c5ccSVictor Chong 	case SCP_BL2_IMAGE_ID:
2472de0c5ccSVictor Chong 		/* The subsequent handling of SCP_BL2 is platform specific */
2482de0c5ccSVictor Chong 		err = plat_hikey960_bl2_handle_scp_bl2(&bl_mem_params->image_info);
2492de0c5ccSVictor Chong 		if (err) {
2502de0c5ccSVictor Chong 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
2512de0c5ccSVictor Chong 		}
2522de0c5ccSVictor Chong 		break;
2532de0c5ccSVictor Chong #endif
254649c48f5SJonathan Wright 	default:
255649c48f5SJonathan Wright 		/* Do nothing in default case */
256649c48f5SJonathan Wright 		break;
2572de0c5ccSVictor Chong 	}
2582de0c5ccSVictor Chong 
2592de0c5ccSVictor Chong 	return err;
2602de0c5ccSVictor Chong }
2612de0c5ccSVictor Chong 
2622de0c5ccSVictor Chong /*******************************************************************************
2632de0c5ccSVictor Chong  * This function can be used by the platforms to update/use image
2642de0c5ccSVictor Chong  * information for given `image_id`.
2652de0c5ccSVictor Chong  ******************************************************************************/
2662de0c5ccSVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id)
2672de0c5ccSVictor Chong {
2682de0c5ccSVictor Chong 	return hikey960_bl2_handle_post_image_load(image_id);
2692de0c5ccSVictor Chong }
2702de0c5ccSVictor Chong 
271d2128731SHaojian Zhuang void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2,
272d2128731SHaojian Zhuang 				  u_register_t arg3, u_register_t arg4)
2737cb09cb4SHaojian Zhuang {
2747cb09cb4SHaojian Zhuang 	unsigned int id, uart_base;
2757cb09cb4SHaojian Zhuang 
2767cb09cb4SHaojian Zhuang 	generic_delay_timer_init();
2777cb09cb4SHaojian Zhuang 	hikey960_read_boardid(&id);
2787cb09cb4SHaojian Zhuang 	if (id == 5300)
2797cb09cb4SHaojian Zhuang 		uart_base = PL011_UART5_BASE;
2807cb09cb4SHaojian Zhuang 	else
2817cb09cb4SHaojian Zhuang 		uart_base = PL011_UART6_BASE;
2827cb09cb4SHaojian Zhuang 	/* Initialize the console to provide early debug support */
2835189ea27SJerome Forissier 	console_pl011_register(uart_base, PL011_UART_CLK_IN_HZ,
2845189ea27SJerome Forissier 			       PL011_BAUDRATE, &console);
285d2128731SHaojian Zhuang 	/*
286d2128731SHaojian Zhuang 	 * Allow BL2 to see the whole Trusted RAM.
287d2128731SHaojian Zhuang 	 */
288d2128731SHaojian Zhuang 	bl2_el3_tzram_layout.total_base = BL2_RW_BASE;
289d2128731SHaojian Zhuang 	bl2_el3_tzram_layout.total_size = BL31_LIMIT - BL2_RW_BASE;
2907cb09cb4SHaojian Zhuang }
2917cb09cb4SHaojian Zhuang 
292d2128731SHaojian Zhuang void bl2_el3_plat_arch_setup(void)
2937cb09cb4SHaojian Zhuang {
294d2128731SHaojian Zhuang 	hikey960_init_mmu_el3(bl2_el3_tzram_layout.total_base,
295d2128731SHaojian Zhuang 			      bl2_el3_tzram_layout.total_size,
296f6605337SAntonio Nino Diaz 			      BL_CODE_BASE,
297f6605337SAntonio Nino Diaz 			      BL_CODE_END,
298f6605337SAntonio Nino Diaz 			      BL_COHERENT_RAM_BASE,
299f6605337SAntonio Nino Diaz 			      BL_COHERENT_RAM_END);
3007cb09cb4SHaojian Zhuang }
3017cb09cb4SHaojian Zhuang 
3027cb09cb4SHaojian Zhuang void bl2_platform_setup(void)
3037cb09cb4SHaojian Zhuang {
3047cb09cb4SHaojian Zhuang 	/* disable WDT0 */
3057cb09cb4SHaojian Zhuang 	if (mmio_read_32(WDT0_REG_BASE + WDT_LOCK_OFFSET) == WDT_LOCKED) {
3067cb09cb4SHaojian Zhuang 		mmio_write_32(WDT0_REG_BASE + WDT_LOCK_OFFSET, WDT_UNLOCK);
3077cb09cb4SHaojian Zhuang 		mmio_write_32(WDT0_REG_BASE + WDT_CONTROL_OFFSET, 0);
3087cb09cb4SHaojian Zhuang 		mmio_write_32(WDT0_REG_BASE + WDT_LOCK_OFFSET, 0);
3097cb09cb4SHaojian Zhuang 	}
310d2128731SHaojian Zhuang 	hikey960_clk_init();
311d2128731SHaojian Zhuang 	hikey960_pmu_init();
312d2128731SHaojian Zhuang 	hikey960_regulator_enable();
313d2128731SHaojian Zhuang 	hikey960_tzc_init();
314d2128731SHaojian Zhuang 	hikey960_peri_init();
315d2128731SHaojian Zhuang 	hikey960_pinmux_init();
31616bec9c2SKaihua Zhong 	hikey960_gpio_init();
31719b731e8SHaojian Zhuang 	hikey960_init_ufs();
31819b731e8SHaojian Zhuang 	hikey960_io_setup();
3197cb09cb4SHaojian Zhuang }
320