108b167e9SHaojian Zhuang /* 2*103c213cSHaojian Zhuang * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 308b167e9SHaojian Zhuang * 408b167e9SHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 508b167e9SHaojian Zhuang */ 608b167e9SHaojian Zhuang 708b167e9SHaojian Zhuang #ifndef __PLATFORM_DEF_H__ 808b167e9SHaojian Zhuang #define __PLATFORM_DEF_H__ 908b167e9SHaojian Zhuang 1008b167e9SHaojian Zhuang #include <arch.h> 1108b167e9SHaojian Zhuang #include "../hikey_def.h" 1208b167e9SHaojian Zhuang 132de0c5ccSVictor Chong /* Special value used to verify platform parameters from BL2 to BL3-1 */ 142de0c5ccSVictor Chong #define HIKEY_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL 152de0c5ccSVictor Chong 1608b167e9SHaojian Zhuang /* 1708b167e9SHaojian Zhuang * Generic platform constants 1808b167e9SHaojian Zhuang */ 1908b167e9SHaojian Zhuang 2008b167e9SHaojian Zhuang /* Size of cacheable stacks */ 2108b167e9SHaojian Zhuang #define PLATFORM_STACK_SIZE 0x800 2208b167e9SHaojian Zhuang 2308b167e9SHaojian Zhuang #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 2408b167e9SHaojian Zhuang 2508b167e9SHaojian Zhuang #define PLATFORM_CACHE_LINE_SIZE 64 2608b167e9SHaojian Zhuang #define PLATFORM_CLUSTER_COUNT 2 2708b167e9SHaojian Zhuang #define PLATFORM_CORE_COUNT_PER_CLUSTER 4 2808b167e9SHaojian Zhuang #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \ 2908b167e9SHaojian Zhuang PLATFORM_CORE_COUNT_PER_CLUSTER) 3008b167e9SHaojian Zhuang #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 3108b167e9SHaojian Zhuang #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ 3208b167e9SHaojian Zhuang PLATFORM_CLUSTER_COUNT + 1) 3308b167e9SHaojian Zhuang 3408b167e9SHaojian Zhuang #define PLAT_MAX_RET_STATE 1 3508b167e9SHaojian Zhuang #define PLAT_MAX_OFF_STATE 2 3608b167e9SHaojian Zhuang 3708b167e9SHaojian Zhuang #define MAX_IO_DEVICES 3 3808b167e9SHaojian Zhuang #define MAX_IO_HANDLES 4 3908b167e9SHaojian Zhuang /* eMMC RPMB and eMMC User Data */ 4008b167e9SHaojian Zhuang #define MAX_IO_BLOCK_DEVICES 2 4108b167e9SHaojian Zhuang 4208b167e9SHaojian Zhuang /* GIC related constants (no GICR in GIC-400) */ 4308b167e9SHaojian Zhuang #define PLAT_ARM_GICD_BASE 0xF6801000 4408b167e9SHaojian Zhuang #define PLAT_ARM_GICC_BASE 0xF6802000 4508b167e9SHaojian Zhuang #define PLAT_ARM_GICH_BASE 0xF6804000 4608b167e9SHaojian Zhuang #define PLAT_ARM_GICV_BASE 0xF6806000 4708b167e9SHaojian Zhuang 4808b167e9SHaojian Zhuang 4908b167e9SHaojian Zhuang /* 5008b167e9SHaojian Zhuang * Platform memory map related constants 5108b167e9SHaojian Zhuang */ 5208b167e9SHaojian Zhuang 5308b167e9SHaojian Zhuang /* 5408b167e9SHaojian Zhuang * BL1 is stored in XG2RAM0_HIRQ that is 784KB large (0xF980_0000~0xF98C_4000). 5508b167e9SHaojian Zhuang */ 5608b167e9SHaojian Zhuang #define ONCHIPROM_PARAM_BASE (XG2RAM0_BASE + 0x700) 5708b167e9SHaojian Zhuang #define LOADER_RAM_BASE (XG2RAM0_BASE + 0x800) 5808b167e9SHaojian Zhuang #define BL1_XG2RAM0_OFFSET 0x1000 5908b167e9SHaojian Zhuang 6008b167e9SHaojian Zhuang /* 6108b167e9SHaojian Zhuang * BL1 specific defines. 6208b167e9SHaojian Zhuang * 6308b167e9SHaojian Zhuang * Both loader and BL1_RO region stay in SRAM since they are used to simulate 6408b167e9SHaojian Zhuang * ROM. 6508b167e9SHaojian Zhuang * Loader is used to switch Hi6220 SoC from 32-bit to 64-bit mode. 6608b167e9SHaojian Zhuang * 6708b167e9SHaojian Zhuang * ++++++++++ 0xF980_0000 6808b167e9SHaojian Zhuang * + loader + 6908b167e9SHaojian Zhuang * ++++++++++ 0xF980_1000 7008b167e9SHaojian Zhuang * + BL1_RO + 7108b167e9SHaojian Zhuang * ++++++++++ 0xF981_0000 7208b167e9SHaojian Zhuang * + BL1_RW + 7308b167e9SHaojian Zhuang * ++++++++++ 0xF989_8000 7408b167e9SHaojian Zhuang */ 7508b167e9SHaojian Zhuang #define BL1_RO_BASE (XG2RAM0_BASE + BL1_XG2RAM0_OFFSET) 7608b167e9SHaojian Zhuang #define BL1_RO_LIMIT (XG2RAM0_BASE + 0x10000) 7708b167e9SHaojian Zhuang #define BL1_RW_BASE (BL1_RO_LIMIT) /* 0xf981_0000 */ 7808b167e9SHaojian Zhuang #define BL1_RW_SIZE (0x00088000) 7908b167e9SHaojian Zhuang #define BL1_RW_LIMIT (0xF9898000) 8008b167e9SHaojian Zhuang 8108b167e9SHaojian Zhuang /* 8208b167e9SHaojian Zhuang * BL2 specific defines. 8308b167e9SHaojian Zhuang */ 8408b167e9SHaojian Zhuang #define BL2_BASE (BL1_RW_BASE + 0x8000) /* 0xf981_8000 */ 8508b167e9SHaojian Zhuang #define BL2_LIMIT (BL2_BASE + 0x40000) 8608b167e9SHaojian Zhuang 8708b167e9SHaojian Zhuang /* 8808b167e9SHaojian Zhuang * SCP_BL2 specific defines. 8908b167e9SHaojian Zhuang * In HiKey, SCP_BL2 means MCU firmware. It's loaded into the temporary buffer 9008b167e9SHaojian Zhuang * at 0x0100_0000. Then BL2 will parse the sections and loaded them into 9108b167e9SHaojian Zhuang * predefined separated buffers. 9208b167e9SHaojian Zhuang */ 9308b167e9SHaojian Zhuang #define SCP_BL2_BASE (DDR_BASE + 0x01000000) 9408b167e9SHaojian Zhuang #define SCP_BL2_LIMIT (SCP_BL2_BASE + 0x00100000) 9508b167e9SHaojian Zhuang #define SCP_BL2_SIZE (SCP_BL2_LIMIT - SCP_BL2_BASE) 9608b167e9SHaojian Zhuang 9708b167e9SHaojian Zhuang /* 9808b167e9SHaojian Zhuang * BL31 specific defines. 9908b167e9SHaojian Zhuang */ 1002de0c5ccSVictor Chong #define BL31_BASE BL2_LIMIT /* 0xf985_8000 */ 10108b167e9SHaojian Zhuang #define BL31_LIMIT 0xF9898000 10208b167e9SHaojian Zhuang 1033b6e88a2SVictor Chong /* 1043b6e88a2SVictor Chong * BL3-2 specific defines. 1053b6e88a2SVictor Chong */ 1063b6e88a2SVictor Chong 1073b6e88a2SVictor Chong /* 1083b6e88a2SVictor Chong * The TSP currently executes from TZC secured area of DRAM or SRAM. 1093b6e88a2SVictor Chong */ 1103b6e88a2SVictor Chong #define BL32_SRAM_BASE BL31_LIMIT 1113b6e88a2SVictor Chong #define BL32_SRAM_LIMIT (BL31_LIMIT+0x80000) /* 512K */ 1123b6e88a2SVictor Chong 1133b6e88a2SVictor Chong #define BL32_DRAM_BASE DDR_SEC_BASE 1143b6e88a2SVictor Chong #define BL32_DRAM_LIMIT (DDR_SEC_BASE+DDR_SEC_SIZE) 1153b6e88a2SVictor Chong 116b16bb16eSVictor Chong #ifdef SPD_opteed 117b16bb16eSVictor Chong /* Load pageable part of OP-TEE at end of allocated DRAM space for BL32 */ 118b16bb16eSVictor Chong #define HIKEY_OPTEE_PAGEABLE_LOAD_BASE (BL32_DRAM_LIMIT - HIKEY_OPTEE_PAGEABLE_LOAD_SIZE) /* 0x3FC0_0000 */ 119b16bb16eSVictor Chong #define HIKEY_OPTEE_PAGEABLE_LOAD_SIZE 0x400000 /* 4MB */ 120b16bb16eSVictor Chong #endif 121b16bb16eSVictor Chong 1223b6e88a2SVictor Chong #if (HIKEY_TSP_RAM_LOCATION_ID == HIKEY_DRAM_ID) 1233b6e88a2SVictor Chong #define TSP_SEC_MEM_BASE BL32_DRAM_BASE 1243b6e88a2SVictor Chong #define TSP_SEC_MEM_SIZE (BL32_DRAM_LIMIT - BL32_DRAM_BASE) 1253b6e88a2SVictor Chong #define BL32_BASE BL32_DRAM_BASE 1263b6e88a2SVictor Chong #define BL32_LIMIT BL32_DRAM_LIMIT 1273b6e88a2SVictor Chong #elif (HIKEY_TSP_RAM_LOCATION_ID == HIKEY_SRAM_ID) 1283b6e88a2SVictor Chong #define TSP_SEC_MEM_BASE BL32_SRAM_BASE 1293b6e88a2SVictor Chong #define TSP_SEC_MEM_SIZE (BL32_SRAM_LIMIT - BL32_SRAM_BASE) 1303b6e88a2SVictor Chong #define BL32_BASE BL32_SRAM_BASE 1313b6e88a2SVictor Chong #define BL32_LIMIT BL32_SRAM_LIMIT 1323b6e88a2SVictor Chong #else 1333b6e88a2SVictor Chong #error "Currently unsupported HIKEY_TSP_LOCATION_ID value" 1343b6e88a2SVictor Chong #endif 1353b6e88a2SVictor Chong 136fe116c65SVictor Chong /* BL32 is mandatory in AArch32 */ 137fe116c65SVictor Chong #ifndef AARCH32 138fe116c65SVictor Chong #ifdef SPD_none 139fe116c65SVictor Chong #undef BL32_BASE 140fe116c65SVictor Chong #endif /* SPD_none */ 141fe116c65SVictor Chong #endif 142fe116c65SVictor Chong 14308b167e9SHaojian Zhuang #define NS_BL1U_BASE (BL2_BASE) 14408b167e9SHaojian Zhuang #define NS_BL1U_SIZE (0x00010000) 14508b167e9SHaojian Zhuang #define NS_BL1U_LIMIT (NS_BL1U_BASE + NS_BL1U_SIZE) 14608b167e9SHaojian Zhuang 14708b167e9SHaojian Zhuang /* 14808b167e9SHaojian Zhuang * Platform specific page table and MMU setup constants 14908b167e9SHaojian Zhuang */ 15008b167e9SHaojian Zhuang #define ADDR_SPACE_SIZE (1ull << 32) 15108b167e9SHaojian Zhuang 152e8a87acdSRoberto Vargas #if defined(IMAGE_BL1) || defined(IMAGE_BL32) 15308b167e9SHaojian Zhuang #define MAX_XLAT_TABLES 3 15408b167e9SHaojian Zhuang #endif 15508b167e9SHaojian Zhuang 156e8a87acdSRoberto Vargas #ifdef IMAGE_BL31 1573b6e88a2SVictor Chong #define MAX_XLAT_TABLES 4 1583b6e88a2SVictor Chong #endif 1593b6e88a2SVictor Chong 160e8a87acdSRoberto Vargas #ifdef IMAGE_BL2 161b16bb16eSVictor Chong #if LOAD_IMAGE_V2 162b16bb16eSVictor Chong #ifdef SPD_opteed 163b16bb16eSVictor Chong #define MAX_XLAT_TABLES 4 164b16bb16eSVictor Chong #else 165b16bb16eSVictor Chong #define MAX_XLAT_TABLES 3 166b16bb16eSVictor Chong #endif 167b16bb16eSVictor Chong #else 168b16bb16eSVictor Chong #define MAX_XLAT_TABLES 3 169b16bb16eSVictor Chong #endif 170b16bb16eSVictor Chong #endif 171b16bb16eSVictor Chong 17208b167e9SHaojian Zhuang #define MAX_MMAP_REGIONS 16 17308b167e9SHaojian Zhuang 17408b167e9SHaojian Zhuang #define HIKEY_NS_IMAGE_OFFSET (DDR_BASE + 0x35000000) 17508b167e9SHaojian Zhuang 17608b167e9SHaojian Zhuang /* 17708b167e9SHaojian Zhuang * Declarations and constants to access the mailboxes safely. Each mailbox is 17808b167e9SHaojian Zhuang * aligned on the biggest cache line size in the platform. This is known only 17908b167e9SHaojian Zhuang * to the platform as it might have a combination of integrated and external 18008b167e9SHaojian Zhuang * caches. Such alignment ensures that two maiboxes do not sit on the same cache 18108b167e9SHaojian Zhuang * line at any cache level. They could belong to different cpus/clusters & 18208b167e9SHaojian Zhuang * get written while being protected by different locks causing corruption of 18308b167e9SHaojian Zhuang * a valid mailbox address. 18408b167e9SHaojian Zhuang */ 18508b167e9SHaojian Zhuang #define CACHE_WRITEBACK_SHIFT 6 18608b167e9SHaojian Zhuang #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 18708b167e9SHaojian Zhuang 18808b167e9SHaojian Zhuang #endif /* __PLATFORM_DEF_H__ */ 189