1127793daSHaojian Zhuang /* 2103c213cSHaojian Zhuang * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3127793daSHaojian Zhuang * 4127793daSHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 5127793daSHaojian Zhuang */ 6127793daSHaojian Zhuang 7127793daSHaojian Zhuang #include <assert.h> 8127793daSHaojian Zhuang #include <errno.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1509d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h> 1909d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2009d40e0eSAntonio Nino Diaz 21127793daSHaojian Zhuang #include <hi6220.h> 224368ae07SMichael Brandl #include <hikey_def.h> 23127793daSHaojian Zhuang #include <hisi_ipc.h> 24127793daSHaojian Zhuang #include <hisi_pwrc.h> 25127793daSHaojian Zhuang 26127793daSHaojian Zhuang #include "hikey_private.h" 27127793daSHaojian Zhuang 28127793daSHaojian Zhuang static entry_point_info_t bl32_ep_info; 29127793daSHaojian Zhuang static entry_point_info_t bl33_ep_info; 30c779b159SJerome Forissier static console_pl011_t console; 31127793daSHaojian Zhuang 32127793daSHaojian Zhuang /****************************************************************************** 33127793daSHaojian Zhuang * On a GICv2 system, the Group 1 secure interrupts are treated as Group 0 34127793daSHaojian Zhuang * interrupts. 35127793daSHaojian Zhuang *****************************************************************************/ 36c3b5800bSAntonio Nino Diaz static const interrupt_prop_t g0_interrupt_props[] = { 37c3b5800bSAntonio Nino Diaz INTR_PROP_DESC(IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, 38c3b5800bSAntonio Nino Diaz GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 39c3b5800bSAntonio Nino Diaz INTR_PROP_DESC(IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, 40c3b5800bSAntonio Nino Diaz GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 41127793daSHaojian Zhuang }; 42127793daSHaojian Zhuang 43127793daSHaojian Zhuang /* 44127793daSHaojian Zhuang * Ideally `arm_gic_data` structure definition should be a `const` but it is 45127793daSHaojian Zhuang * kept as modifiable for overwriting with different GICD and GICC base when 46127793daSHaojian Zhuang * running on FVP with VE memory map. 47127793daSHaojian Zhuang */ 48127793daSHaojian Zhuang gicv2_driver_data_t hikey_gic_data = { 49127793daSHaojian Zhuang .gicd_base = PLAT_ARM_GICD_BASE, 50127793daSHaojian Zhuang .gicc_base = PLAT_ARM_GICC_BASE, 51c3b5800bSAntonio Nino Diaz .interrupt_props = g0_interrupt_props, 52c3b5800bSAntonio Nino Diaz .interrupt_props_num = ARRAY_SIZE(g0_interrupt_props), 53127793daSHaojian Zhuang }; 54127793daSHaojian Zhuang 55127793daSHaojian Zhuang static const int cci_map[] = { 56127793daSHaojian Zhuang CCI400_SL_IFACE3_CLUSTER_IX, 57127793daSHaojian Zhuang CCI400_SL_IFACE4_CLUSTER_IX 58127793daSHaojian Zhuang }; 59127793daSHaojian Zhuang 60b16bb16eSVictor Chong entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 61127793daSHaojian Zhuang { 62127793daSHaojian Zhuang entry_point_info_t *next_image_info; 63127793daSHaojian Zhuang 64127793daSHaojian Zhuang next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info; 65127793daSHaojian Zhuang 66127793daSHaojian Zhuang /* None of the images on this platform can have 0x0 as the entrypoint */ 67127793daSHaojian Zhuang if (next_image_info->pc) 68127793daSHaojian Zhuang return next_image_info; 69127793daSHaojian Zhuang return NULL; 70127793daSHaojian Zhuang } 71127793daSHaojian Zhuang 72c3b5800bSAntonio Nino Diaz void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 73c3b5800bSAntonio Nino Diaz u_register_t arg2, u_register_t arg3) 74127793daSHaojian Zhuang { 75c3b5800bSAntonio Nino Diaz void *from_bl2; 76c3b5800bSAntonio Nino Diaz 77c3b5800bSAntonio Nino Diaz from_bl2 = (void *) arg0; 78c3b5800bSAntonio Nino Diaz 79127793daSHaojian Zhuang /* Initialize the console to provide early debug support */ 80c779b159SJerome Forissier console_pl011_register(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, 81c779b159SJerome Forissier PL011_BAUDRATE, &console); 82127793daSHaojian Zhuang 83127793daSHaojian Zhuang /* Initialize CCI driver */ 84127793daSHaojian Zhuang cci_init(CCI400_BASE, cci_map, ARRAY_SIZE(cci_map)); 85c78d524cSLeo Yan cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); 86127793daSHaojian Zhuang 872de0c5ccSVictor Chong /* 882de0c5ccSVictor Chong * Check params passed from BL2 should not be NULL, 892de0c5ccSVictor Chong */ 902de0c5ccSVictor Chong bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 912de0c5ccSVictor Chong assert(params_from_bl2 != NULL); 922de0c5ccSVictor Chong assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 932de0c5ccSVictor Chong assert(params_from_bl2->h.version >= VERSION_2); 942de0c5ccSVictor Chong 952de0c5ccSVictor Chong bl_params_node_t *bl_params = params_from_bl2->head; 962de0c5ccSVictor Chong 972de0c5ccSVictor Chong /* 982de0c5ccSVictor Chong * Copy BL33 and BL32 (if present), entry point information. 992de0c5ccSVictor Chong * They are stored in Secure RAM, in BL2's address space. 1002de0c5ccSVictor Chong */ 1012de0c5ccSVictor Chong while (bl_params) { 1022de0c5ccSVictor Chong if (bl_params->image_id == BL32_IMAGE_ID) 1032de0c5ccSVictor Chong bl32_ep_info = *bl_params->ep_info; 1042de0c5ccSVictor Chong 1052de0c5ccSVictor Chong if (bl_params->image_id == BL33_IMAGE_ID) 1062de0c5ccSVictor Chong bl33_ep_info = *bl_params->ep_info; 1072de0c5ccSVictor Chong 1082de0c5ccSVictor Chong bl_params = bl_params->next_params_info; 1092de0c5ccSVictor Chong } 1102de0c5ccSVictor Chong 1112de0c5ccSVictor Chong if (bl33_ep_info.pc == 0) 1122de0c5ccSVictor Chong panic(); 113127793daSHaojian Zhuang } 114127793daSHaojian Zhuang 115127793daSHaojian Zhuang void bl31_plat_arch_setup(void) 116127793daSHaojian Zhuang { 117127793daSHaojian Zhuang hikey_init_mmu_el3(BL31_BASE, 118127793daSHaojian Zhuang BL31_LIMIT - BL31_BASE, 119*f6605337SAntonio Nino Diaz BL_CODE_BASE, 120*f6605337SAntonio Nino Diaz BL_CODE_END, 121*f6605337SAntonio Nino Diaz BL_COHERENT_RAM_BASE, 122*f6605337SAntonio Nino Diaz BL_COHERENT_RAM_END); 123127793daSHaojian Zhuang } 124127793daSHaojian Zhuang 125f715bfddSHaojian Zhuang /* Initialize EDMAC controller with non-secure mode. */ 126f715bfddSHaojian Zhuang static void hikey_edma_init(void) 127f715bfddSHaojian Zhuang { 128f715bfddSHaojian Zhuang int i; 129f715bfddSHaojian Zhuang uint32_t non_secure; 130f715bfddSHaojian Zhuang 131f715bfddSHaojian Zhuang non_secure = EDMAC_SEC_CTRL_INTR_SEC | EDMAC_SEC_CTRL_GLOBAL_SEC; 132f715bfddSHaojian Zhuang mmio_write_32(EDMAC_SEC_CTRL, non_secure); 133f715bfddSHaojian Zhuang 134f715bfddSHaojian Zhuang for (i = 0; i < EDMAC_CHANNEL_NUMS; i++) { 135f715bfddSHaojian Zhuang mmio_write_32(EDMAC_AXI_CONF(i), (1 << 6) | (1 << 18)); 136f715bfddSHaojian Zhuang } 137f715bfddSHaojian Zhuang } 138f715bfddSHaojian Zhuang 139127793daSHaojian Zhuang void bl31_platform_setup(void) 140127793daSHaojian Zhuang { 141127793daSHaojian Zhuang /* Initialize the GIC driver, cpu and distributor interfaces */ 142127793daSHaojian Zhuang gicv2_driver_init(&hikey_gic_data); 143127793daSHaojian Zhuang gicv2_distif_init(); 144127793daSHaojian Zhuang gicv2_pcpu_distif_init(); 145127793daSHaojian Zhuang gicv2_cpuif_enable(); 146127793daSHaojian Zhuang 147f715bfddSHaojian Zhuang hikey_edma_init(); 148f715bfddSHaojian Zhuang 149127793daSHaojian Zhuang hisi_ipc_init(); 150127793daSHaojian Zhuang hisi_pwrc_setup(); 151127793daSHaojian Zhuang } 152127793daSHaojian Zhuang 153127793daSHaojian Zhuang void bl31_plat_runtime_setup(void) 154127793daSHaojian Zhuang { 155127793daSHaojian Zhuang } 156