xref: /rk3399_ARM-atf/plat/hisilicon/hikey/hikey_bl31_setup.c (revision c78d524c5d6ac57612f5f99da4ee47c54fc2f418)
1127793daSHaojian Zhuang /*
2127793daSHaojian Zhuang  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3127793daSHaojian Zhuang  *
4127793daSHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
5127793daSHaojian Zhuang  */
6127793daSHaojian Zhuang 
7*c78d524cSLeo Yan #include <arch_helpers.h>
8127793daSHaojian Zhuang #include <arm_gic.h>
9127793daSHaojian Zhuang #include <assert.h>
10127793daSHaojian Zhuang #include <bl_common.h>
11127793daSHaojian Zhuang #include <cci.h>
12127793daSHaojian Zhuang #include <console.h>
13127793daSHaojian Zhuang #include <debug.h>
14127793daSHaojian Zhuang #include <errno.h>
15127793daSHaojian Zhuang #include <gicv2.h>
16127793daSHaojian Zhuang #include <hi6220.h>
17127793daSHaojian Zhuang #include <hisi_ipc.h>
18127793daSHaojian Zhuang #include <hisi_pwrc.h>
19127793daSHaojian Zhuang #include <platform_def.h>
20127793daSHaojian Zhuang 
21127793daSHaojian Zhuang #include "hikey_def.h"
22127793daSHaojian Zhuang #include "hikey_private.h"
23127793daSHaojian Zhuang 
24127793daSHaojian Zhuang /*
25127793daSHaojian Zhuang  * The next 2 constants identify the extents of the code & RO data region.
26127793daSHaojian Zhuang  * These addresses are used by the MMU setup code and therefore they must be
27127793daSHaojian Zhuang  * page-aligned.  It is the responsibility of the linker script to ensure that
28127793daSHaojian Zhuang  * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
29127793daSHaojian Zhuang  */
30127793daSHaojian Zhuang #define BL31_RO_BASE (unsigned long)(&__RO_START__)
31127793daSHaojian Zhuang #define BL31_RO_LIMIT (unsigned long)(&__RO_END__)
32127793daSHaojian Zhuang 
33127793daSHaojian Zhuang /*
34127793daSHaojian Zhuang  * The next 2 constants identify the extents of the coherent memory region.
35127793daSHaojian Zhuang  * These addresses are used by the MMU setup code and therefore they must be
36127793daSHaojian Zhuang  * page-aligned.  It is the responsibility of the linker script to ensure that
37127793daSHaojian Zhuang  * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to
38127793daSHaojian Zhuang  * page-aligned addresses.
39127793daSHaojian Zhuang  */
40127793daSHaojian Zhuang #define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
41127793daSHaojian Zhuang #define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
42127793daSHaojian Zhuang 
43127793daSHaojian Zhuang static entry_point_info_t bl32_ep_info;
44127793daSHaojian Zhuang static entry_point_info_t bl33_ep_info;
45127793daSHaojian Zhuang 
46127793daSHaojian Zhuang /******************************************************************************
47127793daSHaojian Zhuang  * On a GICv2 system, the Group 1 secure interrupts are treated as Group 0
48127793daSHaojian Zhuang  * interrupts.
49127793daSHaojian Zhuang  *****************************************************************************/
50127793daSHaojian Zhuang const unsigned int g0_interrupt_array[] = {
51127793daSHaojian Zhuang 	IRQ_SEC_PHY_TIMER,
52127793daSHaojian Zhuang 	IRQ_SEC_SGI_0
53127793daSHaojian Zhuang };
54127793daSHaojian Zhuang 
55127793daSHaojian Zhuang /*
56127793daSHaojian Zhuang  * Ideally `arm_gic_data` structure definition should be a `const` but it is
57127793daSHaojian Zhuang  * kept as modifiable for overwriting with different GICD and GICC base when
58127793daSHaojian Zhuang  * running on FVP with VE memory map.
59127793daSHaojian Zhuang  */
60127793daSHaojian Zhuang gicv2_driver_data_t hikey_gic_data = {
61127793daSHaojian Zhuang 	.gicd_base = PLAT_ARM_GICD_BASE,
62127793daSHaojian Zhuang 	.gicc_base = PLAT_ARM_GICC_BASE,
63127793daSHaojian Zhuang 	.g0_interrupt_num = ARRAY_SIZE(g0_interrupt_array),
64127793daSHaojian Zhuang 	.g0_interrupt_array = g0_interrupt_array,
65127793daSHaojian Zhuang };
66127793daSHaojian Zhuang 
67127793daSHaojian Zhuang static const int cci_map[] = {
68127793daSHaojian Zhuang 	CCI400_SL_IFACE3_CLUSTER_IX,
69127793daSHaojian Zhuang 	CCI400_SL_IFACE4_CLUSTER_IX
70127793daSHaojian Zhuang };
71127793daSHaojian Zhuang 
72127793daSHaojian Zhuang entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
73127793daSHaojian Zhuang {
74127793daSHaojian Zhuang 	entry_point_info_t *next_image_info;
75127793daSHaojian Zhuang 
76127793daSHaojian Zhuang 	next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info;
77127793daSHaojian Zhuang 
78127793daSHaojian Zhuang 	/* None of the images on this platform can have 0x0 as the entrypoint */
79127793daSHaojian Zhuang 	if (next_image_info->pc)
80127793daSHaojian Zhuang 		return next_image_info;
81127793daSHaojian Zhuang 	return NULL;
82127793daSHaojian Zhuang }
83127793daSHaojian Zhuang 
84127793daSHaojian Zhuang void bl31_early_platform_setup(bl31_params_t *from_bl2,
85127793daSHaojian Zhuang 			       void *plat_params_from_bl2)
86127793daSHaojian Zhuang {
87127793daSHaojian Zhuang 	/* Initialize the console to provide early debug support */
88127793daSHaojian Zhuang 	console_init(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, PL011_BAUDRATE);
89127793daSHaojian Zhuang 
90127793daSHaojian Zhuang 	/* Initialize CCI driver */
91127793daSHaojian Zhuang 	cci_init(CCI400_BASE, cci_map, ARRAY_SIZE(cci_map));
92*c78d524cSLeo Yan 	cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1()));
93127793daSHaojian Zhuang 
94127793daSHaojian Zhuang 	/*
95127793daSHaojian Zhuang 	 * Copy BL3-2 and BL3-3 entry point information.
96127793daSHaojian Zhuang 	 * They are stored in Secure RAM, in BL2's address space.
97127793daSHaojian Zhuang 	 */
98127793daSHaojian Zhuang 	bl32_ep_info = *from_bl2->bl32_ep_info;
99127793daSHaojian Zhuang 	bl33_ep_info = *from_bl2->bl33_ep_info;
100127793daSHaojian Zhuang }
101127793daSHaojian Zhuang 
102127793daSHaojian Zhuang void bl31_plat_arch_setup(void)
103127793daSHaojian Zhuang {
104127793daSHaojian Zhuang 	hikey_init_mmu_el3(BL31_BASE,
105127793daSHaojian Zhuang 			   BL31_LIMIT - BL31_BASE,
106127793daSHaojian Zhuang 			   BL31_RO_BASE,
107127793daSHaojian Zhuang 			   BL31_RO_LIMIT,
108127793daSHaojian Zhuang 			   BL31_COHERENT_RAM_BASE,
109127793daSHaojian Zhuang 			   BL31_COHERENT_RAM_LIMIT);
110127793daSHaojian Zhuang }
111127793daSHaojian Zhuang 
112127793daSHaojian Zhuang void bl31_platform_setup(void)
113127793daSHaojian Zhuang {
114127793daSHaojian Zhuang 	/* Initialize the GIC driver, cpu and distributor interfaces */
115127793daSHaojian Zhuang 	gicv2_driver_init(&hikey_gic_data);
116127793daSHaojian Zhuang 	gicv2_distif_init();
117127793daSHaojian Zhuang 	gicv2_pcpu_distif_init();
118127793daSHaojian Zhuang 	gicv2_cpuif_enable();
119127793daSHaojian Zhuang 
120127793daSHaojian Zhuang 	hisi_ipc_init();
121127793daSHaojian Zhuang 	hisi_pwrc_setup();
122127793daSHaojian Zhuang }
123127793daSHaojian Zhuang 
124127793daSHaojian Zhuang void bl31_plat_runtime_setup(void)
125127793daSHaojian Zhuang {
126127793daSHaojian Zhuang }
127