1127793daSHaojian Zhuang /* 2103c213cSHaojian Zhuang * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3127793daSHaojian Zhuang * 4127793daSHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 5127793daSHaojian Zhuang */ 6127793daSHaojian Zhuang 7c78d524cSLeo Yan #include <arch_helpers.h> 8127793daSHaojian Zhuang #include <assert.h> 9127793daSHaojian Zhuang #include <bl_common.h> 10127793daSHaojian Zhuang #include <cci.h> 11127793daSHaojian Zhuang #include <console.h> 12127793daSHaojian Zhuang #include <debug.h> 13127793daSHaojian Zhuang #include <errno.h> 14127793daSHaojian Zhuang #include <gicv2.h> 15127793daSHaojian Zhuang #include <hi6220.h> 164368ae07SMichael Brandl #include <hikey_def.h> 17127793daSHaojian Zhuang #include <hisi_ipc.h> 18127793daSHaojian Zhuang #include <hisi_pwrc.h> 19*c3b5800bSAntonio Nino Diaz #include <interrupt_props.h> 20f715bfddSHaojian Zhuang #include <mmio.h> 21127793daSHaojian Zhuang #include <platform_def.h> 22127793daSHaojian Zhuang 23127793daSHaojian Zhuang #include "hikey_private.h" 24127793daSHaojian Zhuang 25127793daSHaojian Zhuang /* 26127793daSHaojian Zhuang * The next 2 constants identify the extents of the code & RO data region. 27127793daSHaojian Zhuang * These addresses are used by the MMU setup code and therefore they must be 28127793daSHaojian Zhuang * page-aligned. It is the responsibility of the linker script to ensure that 29127793daSHaojian Zhuang * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses. 30127793daSHaojian Zhuang */ 31127793daSHaojian Zhuang #define BL31_RO_BASE (unsigned long)(&__RO_START__) 32127793daSHaojian Zhuang #define BL31_RO_LIMIT (unsigned long)(&__RO_END__) 33127793daSHaojian Zhuang 34127793daSHaojian Zhuang /* 35127793daSHaojian Zhuang * The next 2 constants identify the extents of the coherent memory region. 36127793daSHaojian Zhuang * These addresses are used by the MMU setup code and therefore they must be 37127793daSHaojian Zhuang * page-aligned. It is the responsibility of the linker script to ensure that 38127793daSHaojian Zhuang * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to 39127793daSHaojian Zhuang * page-aligned addresses. 40127793daSHaojian Zhuang */ 41127793daSHaojian Zhuang #define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) 42127793daSHaojian Zhuang #define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) 43127793daSHaojian Zhuang 44127793daSHaojian Zhuang static entry_point_info_t bl32_ep_info; 45127793daSHaojian Zhuang static entry_point_info_t bl33_ep_info; 46127793daSHaojian Zhuang 47127793daSHaojian Zhuang /****************************************************************************** 48127793daSHaojian Zhuang * On a GICv2 system, the Group 1 secure interrupts are treated as Group 0 49127793daSHaojian Zhuang * interrupts. 50127793daSHaojian Zhuang *****************************************************************************/ 51*c3b5800bSAntonio Nino Diaz static const interrupt_prop_t g0_interrupt_props[] = { 52*c3b5800bSAntonio Nino Diaz INTR_PROP_DESC(IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, 53*c3b5800bSAntonio Nino Diaz GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 54*c3b5800bSAntonio Nino Diaz INTR_PROP_DESC(IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, 55*c3b5800bSAntonio Nino Diaz GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 56127793daSHaojian Zhuang }; 57127793daSHaojian Zhuang 58127793daSHaojian Zhuang /* 59127793daSHaojian Zhuang * Ideally `arm_gic_data` structure definition should be a `const` but it is 60127793daSHaojian Zhuang * kept as modifiable for overwriting with different GICD and GICC base when 61127793daSHaojian Zhuang * running on FVP with VE memory map. 62127793daSHaojian Zhuang */ 63127793daSHaojian Zhuang gicv2_driver_data_t hikey_gic_data = { 64127793daSHaojian Zhuang .gicd_base = PLAT_ARM_GICD_BASE, 65127793daSHaojian Zhuang .gicc_base = PLAT_ARM_GICC_BASE, 66*c3b5800bSAntonio Nino Diaz .interrupt_props = g0_interrupt_props, 67*c3b5800bSAntonio Nino Diaz .interrupt_props_num = ARRAY_SIZE(g0_interrupt_props), 68127793daSHaojian Zhuang }; 69127793daSHaojian Zhuang 70127793daSHaojian Zhuang static const int cci_map[] = { 71127793daSHaojian Zhuang CCI400_SL_IFACE3_CLUSTER_IX, 72127793daSHaojian Zhuang CCI400_SL_IFACE4_CLUSTER_IX 73127793daSHaojian Zhuang }; 74127793daSHaojian Zhuang 75b16bb16eSVictor Chong entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 76127793daSHaojian Zhuang { 77127793daSHaojian Zhuang entry_point_info_t *next_image_info; 78127793daSHaojian Zhuang 79127793daSHaojian Zhuang next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info; 80127793daSHaojian Zhuang 81127793daSHaojian Zhuang /* None of the images on this platform can have 0x0 as the entrypoint */ 82127793daSHaojian Zhuang if (next_image_info->pc) 83127793daSHaojian Zhuang return next_image_info; 84127793daSHaojian Zhuang return NULL; 85127793daSHaojian Zhuang } 86127793daSHaojian Zhuang 87*c3b5800bSAntonio Nino Diaz void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 88*c3b5800bSAntonio Nino Diaz u_register_t arg2, u_register_t arg3) 89127793daSHaojian Zhuang { 90*c3b5800bSAntonio Nino Diaz void *from_bl2; 91*c3b5800bSAntonio Nino Diaz 92*c3b5800bSAntonio Nino Diaz from_bl2 = (void *) arg0; 93*c3b5800bSAntonio Nino Diaz 94127793daSHaojian Zhuang /* Initialize the console to provide early debug support */ 95127793daSHaojian Zhuang console_init(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, PL011_BAUDRATE); 96127793daSHaojian Zhuang 97127793daSHaojian Zhuang /* Initialize CCI driver */ 98127793daSHaojian Zhuang cci_init(CCI400_BASE, cci_map, ARRAY_SIZE(cci_map)); 99c78d524cSLeo Yan cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); 100127793daSHaojian Zhuang 1012de0c5ccSVictor Chong /* 1022de0c5ccSVictor Chong * Check params passed from BL2 should not be NULL, 1032de0c5ccSVictor Chong */ 1042de0c5ccSVictor Chong bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 1052de0c5ccSVictor Chong assert(params_from_bl2 != NULL); 1062de0c5ccSVictor Chong assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 1072de0c5ccSVictor Chong assert(params_from_bl2->h.version >= VERSION_2); 1082de0c5ccSVictor Chong 1092de0c5ccSVictor Chong bl_params_node_t *bl_params = params_from_bl2->head; 1102de0c5ccSVictor Chong 1112de0c5ccSVictor Chong /* 1122de0c5ccSVictor Chong * Copy BL33 and BL32 (if present), entry point information. 1132de0c5ccSVictor Chong * They are stored in Secure RAM, in BL2's address space. 1142de0c5ccSVictor Chong */ 1152de0c5ccSVictor Chong while (bl_params) { 1162de0c5ccSVictor Chong if (bl_params->image_id == BL32_IMAGE_ID) 1172de0c5ccSVictor Chong bl32_ep_info = *bl_params->ep_info; 1182de0c5ccSVictor Chong 1192de0c5ccSVictor Chong if (bl_params->image_id == BL33_IMAGE_ID) 1202de0c5ccSVictor Chong bl33_ep_info = *bl_params->ep_info; 1212de0c5ccSVictor Chong 1222de0c5ccSVictor Chong bl_params = bl_params->next_params_info; 1232de0c5ccSVictor Chong } 1242de0c5ccSVictor Chong 1252de0c5ccSVictor Chong if (bl33_ep_info.pc == 0) 1262de0c5ccSVictor Chong panic(); 127127793daSHaojian Zhuang } 128127793daSHaojian Zhuang 129127793daSHaojian Zhuang void bl31_plat_arch_setup(void) 130127793daSHaojian Zhuang { 131127793daSHaojian Zhuang hikey_init_mmu_el3(BL31_BASE, 132127793daSHaojian Zhuang BL31_LIMIT - BL31_BASE, 133127793daSHaojian Zhuang BL31_RO_BASE, 134127793daSHaojian Zhuang BL31_RO_LIMIT, 135127793daSHaojian Zhuang BL31_COHERENT_RAM_BASE, 136127793daSHaojian Zhuang BL31_COHERENT_RAM_LIMIT); 137127793daSHaojian Zhuang } 138127793daSHaojian Zhuang 139f715bfddSHaojian Zhuang /* Initialize EDMAC controller with non-secure mode. */ 140f715bfddSHaojian Zhuang static void hikey_edma_init(void) 141f715bfddSHaojian Zhuang { 142f715bfddSHaojian Zhuang int i; 143f715bfddSHaojian Zhuang uint32_t non_secure; 144f715bfddSHaojian Zhuang 145f715bfddSHaojian Zhuang non_secure = EDMAC_SEC_CTRL_INTR_SEC | EDMAC_SEC_CTRL_GLOBAL_SEC; 146f715bfddSHaojian Zhuang mmio_write_32(EDMAC_SEC_CTRL, non_secure); 147f715bfddSHaojian Zhuang 148f715bfddSHaojian Zhuang for (i = 0; i < EDMAC_CHANNEL_NUMS; i++) { 149f715bfddSHaojian Zhuang mmio_write_32(EDMAC_AXI_CONF(i), (1 << 6) | (1 << 18)); 150f715bfddSHaojian Zhuang } 151f715bfddSHaojian Zhuang } 152f715bfddSHaojian Zhuang 153127793daSHaojian Zhuang void bl31_platform_setup(void) 154127793daSHaojian Zhuang { 155127793daSHaojian Zhuang /* Initialize the GIC driver, cpu and distributor interfaces */ 156127793daSHaojian Zhuang gicv2_driver_init(&hikey_gic_data); 157127793daSHaojian Zhuang gicv2_distif_init(); 158127793daSHaojian Zhuang gicv2_pcpu_distif_init(); 159127793daSHaojian Zhuang gicv2_cpuif_enable(); 160127793daSHaojian Zhuang 161f715bfddSHaojian Zhuang hikey_edma_init(); 162f715bfddSHaojian Zhuang 163127793daSHaojian Zhuang hisi_ipc_init(); 164127793daSHaojian Zhuang hisi_pwrc_setup(); 165127793daSHaojian Zhuang } 166127793daSHaojian Zhuang 167127793daSHaojian Zhuang void bl31_plat_runtime_setup(void) 168127793daSHaojian Zhuang { 169127793daSHaojian Zhuang } 170