1127793daSHaojian Zhuang /* 2103c213cSHaojian Zhuang * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3127793daSHaojian Zhuang * 4127793daSHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 5127793daSHaojian Zhuang */ 6127793daSHaojian Zhuang 7c78d524cSLeo Yan #include <arch_helpers.h> 8127793daSHaojian Zhuang #include <arm_gic.h> 9127793daSHaojian Zhuang #include <assert.h> 10127793daSHaojian Zhuang #include <bl_common.h> 11127793daSHaojian Zhuang #include <cci.h> 12127793daSHaojian Zhuang #include <console.h> 13127793daSHaojian Zhuang #include <debug.h> 14127793daSHaojian Zhuang #include <errno.h> 15127793daSHaojian Zhuang #include <gicv2.h> 16127793daSHaojian Zhuang #include <hi6220.h> 17*4368ae07SMichael Brandl #include <hikey_def.h> 18127793daSHaojian Zhuang #include <hisi_ipc.h> 19127793daSHaojian Zhuang #include <hisi_pwrc.h> 20f715bfddSHaojian Zhuang #include <mmio.h> 21127793daSHaojian Zhuang #include <platform_def.h> 22127793daSHaojian Zhuang 23127793daSHaojian Zhuang #include "hikey_private.h" 24127793daSHaojian Zhuang 25127793daSHaojian Zhuang /* 26127793daSHaojian Zhuang * The next 2 constants identify the extents of the code & RO data region. 27127793daSHaojian Zhuang * These addresses are used by the MMU setup code and therefore they must be 28127793daSHaojian Zhuang * page-aligned. It is the responsibility of the linker script to ensure that 29127793daSHaojian Zhuang * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses. 30127793daSHaojian Zhuang */ 31127793daSHaojian Zhuang #define BL31_RO_BASE (unsigned long)(&__RO_START__) 32127793daSHaojian Zhuang #define BL31_RO_LIMIT (unsigned long)(&__RO_END__) 33127793daSHaojian Zhuang 34127793daSHaojian Zhuang /* 35127793daSHaojian Zhuang * The next 2 constants identify the extents of the coherent memory region. 36127793daSHaojian Zhuang * These addresses are used by the MMU setup code and therefore they must be 37127793daSHaojian Zhuang * page-aligned. It is the responsibility of the linker script to ensure that 38127793daSHaojian Zhuang * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to 39127793daSHaojian Zhuang * page-aligned addresses. 40127793daSHaojian Zhuang */ 41127793daSHaojian Zhuang #define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) 42127793daSHaojian Zhuang #define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) 43127793daSHaojian Zhuang 44127793daSHaojian Zhuang static entry_point_info_t bl32_ep_info; 45127793daSHaojian Zhuang static entry_point_info_t bl33_ep_info; 46127793daSHaojian Zhuang 47127793daSHaojian Zhuang /****************************************************************************** 48127793daSHaojian Zhuang * On a GICv2 system, the Group 1 secure interrupts are treated as Group 0 49127793daSHaojian Zhuang * interrupts. 50127793daSHaojian Zhuang *****************************************************************************/ 51127793daSHaojian Zhuang const unsigned int g0_interrupt_array[] = { 52127793daSHaojian Zhuang IRQ_SEC_PHY_TIMER, 53127793daSHaojian Zhuang IRQ_SEC_SGI_0 54127793daSHaojian Zhuang }; 55127793daSHaojian Zhuang 56127793daSHaojian Zhuang /* 57127793daSHaojian Zhuang * Ideally `arm_gic_data` structure definition should be a `const` but it is 58127793daSHaojian Zhuang * kept as modifiable for overwriting with different GICD and GICC base when 59127793daSHaojian Zhuang * running on FVP with VE memory map. 60127793daSHaojian Zhuang */ 61127793daSHaojian Zhuang gicv2_driver_data_t hikey_gic_data = { 62127793daSHaojian Zhuang .gicd_base = PLAT_ARM_GICD_BASE, 63127793daSHaojian Zhuang .gicc_base = PLAT_ARM_GICC_BASE, 64127793daSHaojian Zhuang .g0_interrupt_num = ARRAY_SIZE(g0_interrupt_array), 65127793daSHaojian Zhuang .g0_interrupt_array = g0_interrupt_array, 66127793daSHaojian Zhuang }; 67127793daSHaojian Zhuang 68127793daSHaojian Zhuang static const int cci_map[] = { 69127793daSHaojian Zhuang CCI400_SL_IFACE3_CLUSTER_IX, 70127793daSHaojian Zhuang CCI400_SL_IFACE4_CLUSTER_IX 71127793daSHaojian Zhuang }; 72127793daSHaojian Zhuang 73b16bb16eSVictor Chong entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 74127793daSHaojian Zhuang { 75127793daSHaojian Zhuang entry_point_info_t *next_image_info; 76127793daSHaojian Zhuang 77127793daSHaojian Zhuang next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info; 78127793daSHaojian Zhuang 79127793daSHaojian Zhuang /* None of the images on this platform can have 0x0 as the entrypoint */ 80127793daSHaojian Zhuang if (next_image_info->pc) 81127793daSHaojian Zhuang return next_image_info; 82127793daSHaojian Zhuang return NULL; 83127793daSHaojian Zhuang } 84127793daSHaojian Zhuang 852de0c5ccSVictor Chong void bl31_early_platform_setup(void *from_bl2, 862de0c5ccSVictor Chong void *plat_params_from_bl2) 87127793daSHaojian Zhuang { 88127793daSHaojian Zhuang /* Initialize the console to provide early debug support */ 89127793daSHaojian Zhuang console_init(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, PL011_BAUDRATE); 90127793daSHaojian Zhuang 91127793daSHaojian Zhuang /* Initialize CCI driver */ 92127793daSHaojian Zhuang cci_init(CCI400_BASE, cci_map, ARRAY_SIZE(cci_map)); 93c78d524cSLeo Yan cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); 94127793daSHaojian Zhuang 952de0c5ccSVictor Chong /* 962de0c5ccSVictor Chong * Check params passed from BL2 should not be NULL, 972de0c5ccSVictor Chong */ 982de0c5ccSVictor Chong bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 992de0c5ccSVictor Chong assert(params_from_bl2 != NULL); 1002de0c5ccSVictor Chong assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 1012de0c5ccSVictor Chong assert(params_from_bl2->h.version >= VERSION_2); 1022de0c5ccSVictor Chong 1032de0c5ccSVictor Chong bl_params_node_t *bl_params = params_from_bl2->head; 1042de0c5ccSVictor Chong 1052de0c5ccSVictor Chong /* 1062de0c5ccSVictor Chong * Copy BL33 and BL32 (if present), entry point information. 1072de0c5ccSVictor Chong * They are stored in Secure RAM, in BL2's address space. 1082de0c5ccSVictor Chong */ 1092de0c5ccSVictor Chong while (bl_params) { 1102de0c5ccSVictor Chong if (bl_params->image_id == BL32_IMAGE_ID) 1112de0c5ccSVictor Chong bl32_ep_info = *bl_params->ep_info; 1122de0c5ccSVictor Chong 1132de0c5ccSVictor Chong if (bl_params->image_id == BL33_IMAGE_ID) 1142de0c5ccSVictor Chong bl33_ep_info = *bl_params->ep_info; 1152de0c5ccSVictor Chong 1162de0c5ccSVictor Chong bl_params = bl_params->next_params_info; 1172de0c5ccSVictor Chong } 1182de0c5ccSVictor Chong 1192de0c5ccSVictor Chong if (bl33_ep_info.pc == 0) 1202de0c5ccSVictor Chong panic(); 121127793daSHaojian Zhuang } 122127793daSHaojian Zhuang 123127793daSHaojian Zhuang void bl31_plat_arch_setup(void) 124127793daSHaojian Zhuang { 125127793daSHaojian Zhuang hikey_init_mmu_el3(BL31_BASE, 126127793daSHaojian Zhuang BL31_LIMIT - BL31_BASE, 127127793daSHaojian Zhuang BL31_RO_BASE, 128127793daSHaojian Zhuang BL31_RO_LIMIT, 129127793daSHaojian Zhuang BL31_COHERENT_RAM_BASE, 130127793daSHaojian Zhuang BL31_COHERENT_RAM_LIMIT); 131127793daSHaojian Zhuang } 132127793daSHaojian Zhuang 133f715bfddSHaojian Zhuang /* Initialize EDMAC controller with non-secure mode. */ 134f715bfddSHaojian Zhuang static void hikey_edma_init(void) 135f715bfddSHaojian Zhuang { 136f715bfddSHaojian Zhuang int i; 137f715bfddSHaojian Zhuang uint32_t non_secure; 138f715bfddSHaojian Zhuang 139f715bfddSHaojian Zhuang non_secure = EDMAC_SEC_CTRL_INTR_SEC | EDMAC_SEC_CTRL_GLOBAL_SEC; 140f715bfddSHaojian Zhuang mmio_write_32(EDMAC_SEC_CTRL, non_secure); 141f715bfddSHaojian Zhuang 142f715bfddSHaojian Zhuang for (i = 0; i < EDMAC_CHANNEL_NUMS; i++) { 143f715bfddSHaojian Zhuang mmio_write_32(EDMAC_AXI_CONF(i), (1 << 6) | (1 << 18)); 144f715bfddSHaojian Zhuang } 145f715bfddSHaojian Zhuang } 146f715bfddSHaojian Zhuang 147127793daSHaojian Zhuang void bl31_platform_setup(void) 148127793daSHaojian Zhuang { 149127793daSHaojian Zhuang /* Initialize the GIC driver, cpu and distributor interfaces */ 150127793daSHaojian Zhuang gicv2_driver_init(&hikey_gic_data); 151127793daSHaojian Zhuang gicv2_distif_init(); 152127793daSHaojian Zhuang gicv2_pcpu_distif_init(); 153127793daSHaojian Zhuang gicv2_cpuif_enable(); 154127793daSHaojian Zhuang 155f715bfddSHaojian Zhuang hikey_edma_init(); 156f715bfddSHaojian Zhuang 157127793daSHaojian Zhuang hisi_ipc_init(); 158127793daSHaojian Zhuang hisi_pwrc_setup(); 159127793daSHaojian Zhuang } 160127793daSHaojian Zhuang 161127793daSHaojian Zhuang void bl31_plat_runtime_setup(void) 162127793daSHaojian Zhuang { 163127793daSHaojian Zhuang } 164