xref: /rk3399_ARM-atf/plat/hisilicon/hikey/hikey_bl31_setup.c (revision 127793daba1831044fd0269931c4ea23bc378ab0)
1*127793daSHaojian Zhuang /*
2*127793daSHaojian Zhuang  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3*127793daSHaojian Zhuang  *
4*127793daSHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
5*127793daSHaojian Zhuang  */
6*127793daSHaojian Zhuang 
7*127793daSHaojian Zhuang #include <arm_gic.h>
8*127793daSHaojian Zhuang #include <assert.h>
9*127793daSHaojian Zhuang #include <bl_common.h>
10*127793daSHaojian Zhuang #include <cci.h>
11*127793daSHaojian Zhuang #include <console.h>
12*127793daSHaojian Zhuang #include <debug.h>
13*127793daSHaojian Zhuang #include <errno.h>
14*127793daSHaojian Zhuang #include <gicv2.h>
15*127793daSHaojian Zhuang #include <hi6220.h>
16*127793daSHaojian Zhuang #include <hisi_ipc.h>
17*127793daSHaojian Zhuang #include <hisi_pwrc.h>
18*127793daSHaojian Zhuang #include <platform_def.h>
19*127793daSHaojian Zhuang 
20*127793daSHaojian Zhuang #include "hikey_def.h"
21*127793daSHaojian Zhuang #include "hikey_private.h"
22*127793daSHaojian Zhuang 
23*127793daSHaojian Zhuang /*
24*127793daSHaojian Zhuang  * The next 2 constants identify the extents of the code & RO data region.
25*127793daSHaojian Zhuang  * These addresses are used by the MMU setup code and therefore they must be
26*127793daSHaojian Zhuang  * page-aligned.  It is the responsibility of the linker script to ensure that
27*127793daSHaojian Zhuang  * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
28*127793daSHaojian Zhuang  */
29*127793daSHaojian Zhuang #define BL31_RO_BASE (unsigned long)(&__RO_START__)
30*127793daSHaojian Zhuang #define BL31_RO_LIMIT (unsigned long)(&__RO_END__)
31*127793daSHaojian Zhuang 
32*127793daSHaojian Zhuang /*
33*127793daSHaojian Zhuang  * The next 2 constants identify the extents of the coherent memory region.
34*127793daSHaojian Zhuang  * These addresses are used by the MMU setup code and therefore they must be
35*127793daSHaojian Zhuang  * page-aligned.  It is the responsibility of the linker script to ensure that
36*127793daSHaojian Zhuang  * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to
37*127793daSHaojian Zhuang  * page-aligned addresses.
38*127793daSHaojian Zhuang  */
39*127793daSHaojian Zhuang #define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
40*127793daSHaojian Zhuang #define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
41*127793daSHaojian Zhuang 
42*127793daSHaojian Zhuang static entry_point_info_t bl32_ep_info;
43*127793daSHaojian Zhuang static entry_point_info_t bl33_ep_info;
44*127793daSHaojian Zhuang 
45*127793daSHaojian Zhuang /******************************************************************************
46*127793daSHaojian Zhuang  * On a GICv2 system, the Group 1 secure interrupts are treated as Group 0
47*127793daSHaojian Zhuang  * interrupts.
48*127793daSHaojian Zhuang  *****************************************************************************/
49*127793daSHaojian Zhuang const unsigned int g0_interrupt_array[] = {
50*127793daSHaojian Zhuang 	IRQ_SEC_PHY_TIMER,
51*127793daSHaojian Zhuang 	IRQ_SEC_SGI_0
52*127793daSHaojian Zhuang };
53*127793daSHaojian Zhuang 
54*127793daSHaojian Zhuang /*
55*127793daSHaojian Zhuang  * Ideally `arm_gic_data` structure definition should be a `const` but it is
56*127793daSHaojian Zhuang  * kept as modifiable for overwriting with different GICD and GICC base when
57*127793daSHaojian Zhuang  * running on FVP with VE memory map.
58*127793daSHaojian Zhuang  */
59*127793daSHaojian Zhuang gicv2_driver_data_t hikey_gic_data = {
60*127793daSHaojian Zhuang 	.gicd_base = PLAT_ARM_GICD_BASE,
61*127793daSHaojian Zhuang 	.gicc_base = PLAT_ARM_GICC_BASE,
62*127793daSHaojian Zhuang 	.g0_interrupt_num = ARRAY_SIZE(g0_interrupt_array),
63*127793daSHaojian Zhuang 	.g0_interrupt_array = g0_interrupt_array,
64*127793daSHaojian Zhuang };
65*127793daSHaojian Zhuang 
66*127793daSHaojian Zhuang static const int cci_map[] = {
67*127793daSHaojian Zhuang 	CCI400_SL_IFACE3_CLUSTER_IX,
68*127793daSHaojian Zhuang 	CCI400_SL_IFACE4_CLUSTER_IX
69*127793daSHaojian Zhuang };
70*127793daSHaojian Zhuang 
71*127793daSHaojian Zhuang entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
72*127793daSHaojian Zhuang {
73*127793daSHaojian Zhuang 	entry_point_info_t *next_image_info;
74*127793daSHaojian Zhuang 
75*127793daSHaojian Zhuang 	next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info;
76*127793daSHaojian Zhuang 
77*127793daSHaojian Zhuang 	/* None of the images on this platform can have 0x0 as the entrypoint */
78*127793daSHaojian Zhuang 	if (next_image_info->pc)
79*127793daSHaojian Zhuang 		return next_image_info;
80*127793daSHaojian Zhuang 	return NULL;
81*127793daSHaojian Zhuang }
82*127793daSHaojian Zhuang 
83*127793daSHaojian Zhuang void bl31_early_platform_setup(bl31_params_t *from_bl2,
84*127793daSHaojian Zhuang 			       void *plat_params_from_bl2)
85*127793daSHaojian Zhuang {
86*127793daSHaojian Zhuang 	/* Initialize the console to provide early debug support */
87*127793daSHaojian Zhuang 	console_init(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, PL011_BAUDRATE);
88*127793daSHaojian Zhuang 
89*127793daSHaojian Zhuang 	/* Initialize CCI driver */
90*127793daSHaojian Zhuang 	cci_init(CCI400_BASE, cci_map, ARRAY_SIZE(cci_map));
91*127793daSHaojian Zhuang 
92*127793daSHaojian Zhuang 	/*
93*127793daSHaojian Zhuang 	 * Copy BL3-2 and BL3-3 entry point information.
94*127793daSHaojian Zhuang 	 * They are stored in Secure RAM, in BL2's address space.
95*127793daSHaojian Zhuang 	 */
96*127793daSHaojian Zhuang 	bl32_ep_info = *from_bl2->bl32_ep_info;
97*127793daSHaojian Zhuang 	bl33_ep_info = *from_bl2->bl33_ep_info;
98*127793daSHaojian Zhuang }
99*127793daSHaojian Zhuang 
100*127793daSHaojian Zhuang void bl31_plat_arch_setup(void)
101*127793daSHaojian Zhuang {
102*127793daSHaojian Zhuang 	hikey_init_mmu_el3(BL31_BASE,
103*127793daSHaojian Zhuang 			   BL31_LIMIT - BL31_BASE,
104*127793daSHaojian Zhuang 			   BL31_RO_BASE,
105*127793daSHaojian Zhuang 			   BL31_RO_LIMIT,
106*127793daSHaojian Zhuang 			   BL31_COHERENT_RAM_BASE,
107*127793daSHaojian Zhuang 			   BL31_COHERENT_RAM_LIMIT);
108*127793daSHaojian Zhuang }
109*127793daSHaojian Zhuang 
110*127793daSHaojian Zhuang void bl31_platform_setup(void)
111*127793daSHaojian Zhuang {
112*127793daSHaojian Zhuang 	/* Initialize the GIC driver, cpu and distributor interfaces */
113*127793daSHaojian Zhuang 	gicv2_driver_init(&hikey_gic_data);
114*127793daSHaojian Zhuang 	gicv2_distif_init();
115*127793daSHaojian Zhuang 	gicv2_pcpu_distif_init();
116*127793daSHaojian Zhuang 	gicv2_cpuif_enable();
117*127793daSHaojian Zhuang 
118*127793daSHaojian Zhuang 	hisi_ipc_init();
119*127793daSHaojian Zhuang 	hisi_pwrc_setup();
120*127793daSHaojian Zhuang }
121*127793daSHaojian Zhuang 
122*127793daSHaojian Zhuang void bl31_plat_runtime_setup(void)
123*127793daSHaojian Zhuang {
124*127793daSHaojian Zhuang }
125