xref: /rk3399_ARM-atf/plat/hisilicon/hikey/hikey_bl2_setup.c (revision f66053372952f9f30ffc4da28080c36a38e17ce5)
132e9fc1aSHaojian Zhuang /*
2103c213cSHaojian Zhuang  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
332e9fc1aSHaojian Zhuang  *
432e9fc1aSHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
532e9fc1aSHaojian Zhuang  */
632e9fc1aSHaojian Zhuang 
732e9fc1aSHaojian Zhuang #include <assert.h>
832e9fc1aSHaojian Zhuang #include <errno.h>
909d40e0eSAntonio Nino Diaz #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <platform_def.h>	/* also includes hikey_def.h and hikey_layout.h*/
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1509d40e0eSAntonio Nino Diaz #include <common/debug.h>
1609d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1909d40e0eSAntonio Nino Diaz #include <drivers/mmc.h>
2009d40e0eSAntonio Nino Diaz #include <drivers/synopsys/dw_mmc.h>
2109d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2209d40e0eSAntonio Nino Diaz #ifdef SPD_opteed
2309d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h>
2409d40e0eSAntonio Nino Diaz #endif
2509d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2609d40e0eSAntonio Nino Diaz 
2732e9fc1aSHaojian Zhuang #include <hi6220.h>
2832e9fc1aSHaojian Zhuang #include <hisi_mcu.h>
2932e9fc1aSHaojian Zhuang #include <hisi_sram_map.h>
3032e9fc1aSHaojian Zhuang #include "hikey_private.h"
3132e9fc1aSHaojian Zhuang 
32*f6605337SAntonio Nino Diaz #define BL2_RW_BASE		(BL_CODE_END)
3332e9fc1aSHaojian Zhuang 
34a628b1abSHaojian Zhuang static meminfo_t bl2_el3_tzram_layout;
35c779b159SJerome Forissier static console_pl011_t console;
36a628b1abSHaojian Zhuang 
37a628b1abSHaojian Zhuang enum {
38a628b1abSHaojian Zhuang 	BOOT_MODE_RECOVERY = 0,
39a628b1abSHaojian Zhuang 	BOOT_MODE_NORMAL,
40a628b1abSHaojian Zhuang 	BOOT_MODE_MASK = 1,
41a628b1abSHaojian Zhuang };
4232e9fc1aSHaojian Zhuang 
432de0c5ccSVictor Chong /*******************************************************************************
442de0c5ccSVictor Chong  * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol.
452de0c5ccSVictor Chong  * Return 0 on success, -1 otherwise.
462de0c5ccSVictor Chong  ******************************************************************************/
472de0c5ccSVictor Chong int plat_hikey_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info)
4832e9fc1aSHaojian Zhuang {
4932e9fc1aSHaojian Zhuang 	/* Enable MCU SRAM */
5032e9fc1aSHaojian Zhuang 	hisi_mcu_enable_sram();
5132e9fc1aSHaojian Zhuang 
5232e9fc1aSHaojian Zhuang 	/* Load MCU binary into SRAM */
5332e9fc1aSHaojian Zhuang 	hisi_mcu_load_image(scp_bl2_image_info->image_base,
5432e9fc1aSHaojian Zhuang 			    scp_bl2_image_info->image_size);
5532e9fc1aSHaojian Zhuang 	/* Let MCU running */
5632e9fc1aSHaojian Zhuang 	hisi_mcu_start_run();
5732e9fc1aSHaojian Zhuang 
5832e9fc1aSHaojian Zhuang 	INFO("%s: MCU PC is at 0x%x\n",
5932e9fc1aSHaojian Zhuang 	     __func__, mmio_read_32(AO_SC_MCU_SUBSYS_STAT2));
6032e9fc1aSHaojian Zhuang 	INFO("%s: AO_SC_PERIPH_CLKSTAT4 is 0x%x\n",
6132e9fc1aSHaojian Zhuang 	     __func__, mmio_read_32(AO_SC_PERIPH_CLKSTAT4));
6232e9fc1aSHaojian Zhuang 	return 0;
6332e9fc1aSHaojian Zhuang }
6432e9fc1aSHaojian Zhuang 
652de0c5ccSVictor Chong /*******************************************************************************
662de0c5ccSVictor Chong  * Gets SPSR for BL32 entry
672de0c5ccSVictor Chong  ******************************************************************************/
682de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl32_entry(void)
692de0c5ccSVictor Chong {
702de0c5ccSVictor Chong 	/*
712de0c5ccSVictor Chong 	 * The Secure Payload Dispatcher service is responsible for
722de0c5ccSVictor Chong 	 * setting the SPSR prior to entry into the BL3-2 image.
732de0c5ccSVictor Chong 	 */
742de0c5ccSVictor Chong 	return 0;
752de0c5ccSVictor Chong }
762de0c5ccSVictor Chong 
772de0c5ccSVictor Chong /*******************************************************************************
782de0c5ccSVictor Chong  * Gets SPSR for BL33 entry
792de0c5ccSVictor Chong  ******************************************************************************/
802de0c5ccSVictor Chong #ifndef AARCH32
812de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void)
822de0c5ccSVictor Chong {
832de0c5ccSVictor Chong 	unsigned int mode;
842de0c5ccSVictor Chong 	uint32_t spsr;
852de0c5ccSVictor Chong 
862de0c5ccSVictor Chong 	/* Figure out what mode we enter the non-secure world in */
87a0fee747SAntonio Nino Diaz 	mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
882de0c5ccSVictor Chong 
892de0c5ccSVictor Chong 	/*
902de0c5ccSVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
912de0c5ccSVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
922de0c5ccSVictor Chong 	 * well.
932de0c5ccSVictor Chong 	 */
942de0c5ccSVictor Chong 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
952de0c5ccSVictor Chong 	return spsr;
962de0c5ccSVictor Chong }
972de0c5ccSVictor Chong #else
982de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void)
992de0c5ccSVictor Chong {
1002de0c5ccSVictor Chong 	unsigned int hyp_status, mode, spsr;
1012de0c5ccSVictor Chong 
1022de0c5ccSVictor Chong 	hyp_status = GET_VIRT_EXT(read_id_pfr1());
1032de0c5ccSVictor Chong 
1042de0c5ccSVictor Chong 	mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
1052de0c5ccSVictor Chong 
1062de0c5ccSVictor Chong 	/*
1072de0c5ccSVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
1082de0c5ccSVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
1092de0c5ccSVictor Chong 	 * well.
1102de0c5ccSVictor Chong 	 */
1112de0c5ccSVictor Chong 	spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
1122de0c5ccSVictor Chong 			SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
1132de0c5ccSVictor Chong 	return spsr;
1142de0c5ccSVictor Chong }
1152de0c5ccSVictor Chong #endif /* AARCH32 */
1162de0c5ccSVictor Chong 
1172de0c5ccSVictor Chong int hikey_bl2_handle_post_image_load(unsigned int image_id)
1182de0c5ccSVictor Chong {
1192de0c5ccSVictor Chong 	int err = 0;
1202de0c5ccSVictor Chong 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
121b16bb16eSVictor Chong #ifdef SPD_opteed
122b16bb16eSVictor Chong 	bl_mem_params_node_t *pager_mem_params = NULL;
123b16bb16eSVictor Chong 	bl_mem_params_node_t *paged_mem_params = NULL;
124b16bb16eSVictor Chong #endif
1252de0c5ccSVictor Chong 	assert(bl_mem_params);
1262de0c5ccSVictor Chong 
1272de0c5ccSVictor Chong 	switch (image_id) {
1282de0c5ccSVictor Chong #ifdef AARCH64
1292de0c5ccSVictor Chong 	case BL32_IMAGE_ID:
130b16bb16eSVictor Chong #ifdef SPD_opteed
131b16bb16eSVictor Chong 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
132b16bb16eSVictor Chong 		assert(pager_mem_params);
133b16bb16eSVictor Chong 
134b16bb16eSVictor Chong 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
135b16bb16eSVictor Chong 		assert(paged_mem_params);
136b16bb16eSVictor Chong 
137b16bb16eSVictor Chong 		err = parse_optee_header(&bl_mem_params->ep_info,
138b16bb16eSVictor Chong 				&pager_mem_params->image_info,
139b16bb16eSVictor Chong 				&paged_mem_params->image_info);
140b16bb16eSVictor Chong 		if (err != 0) {
141b16bb16eSVictor Chong 			WARN("OPTEE header parse error.\n");
142b16bb16eSVictor Chong 		}
143b16bb16eSVictor Chong #endif
1442de0c5ccSVictor Chong 		bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl32_entry();
1452de0c5ccSVictor Chong 		break;
1462de0c5ccSVictor Chong #endif
1472de0c5ccSVictor Chong 
1482de0c5ccSVictor Chong 	case BL33_IMAGE_ID:
1492de0c5ccSVictor Chong 		/* BL33 expects to receive the primary CPU MPID (through r0) */
1502de0c5ccSVictor Chong 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
1512de0c5ccSVictor Chong 		bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl33_entry();
1522de0c5ccSVictor Chong 		break;
1532de0c5ccSVictor Chong 
1542de0c5ccSVictor Chong #ifdef SCP_BL2_BASE
1552de0c5ccSVictor Chong 	case SCP_BL2_IMAGE_ID:
1562de0c5ccSVictor Chong 		/* The subsequent handling of SCP_BL2 is platform specific */
1572de0c5ccSVictor Chong 		err = plat_hikey_bl2_handle_scp_bl2(&bl_mem_params->image_info);
1582de0c5ccSVictor Chong 		if (err) {
1592de0c5ccSVictor Chong 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
1602de0c5ccSVictor Chong 		}
1612de0c5ccSVictor Chong 		break;
1622de0c5ccSVictor Chong #endif
163649c48f5SJonathan Wright 	default:
164649c48f5SJonathan Wright 		/* Do nothing in default case */
165649c48f5SJonathan Wright 		break;
1662de0c5ccSVictor Chong 	}
1672de0c5ccSVictor Chong 
1682de0c5ccSVictor Chong 	return err;
1692de0c5ccSVictor Chong }
1702de0c5ccSVictor Chong 
1712de0c5ccSVictor Chong /*******************************************************************************
1722de0c5ccSVictor Chong  * This function can be used by the platforms to update/use image
1732de0c5ccSVictor Chong  * information for given `image_id`.
1742de0c5ccSVictor Chong  ******************************************************************************/
1752de0c5ccSVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id)
1762de0c5ccSVictor Chong {
1772de0c5ccSVictor Chong 	return hikey_bl2_handle_post_image_load(image_id);
1782de0c5ccSVictor Chong }
1792de0c5ccSVictor Chong 
18032e9fc1aSHaojian Zhuang static void reset_dwmmc_clk(void)
18132e9fc1aSHaojian Zhuang {
18232e9fc1aSHaojian Zhuang 	unsigned int data;
18332e9fc1aSHaojian Zhuang 
18432e9fc1aSHaojian Zhuang 	/* disable mmc0 bus clock */
18532e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CLKDIS0, PERI_CLK0_MMC0);
18632e9fc1aSHaojian Zhuang 	do {
18732e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0);
18832e9fc1aSHaojian Zhuang 	} while (data & PERI_CLK0_MMC0);
18932e9fc1aSHaojian Zhuang 	/* enable mmc0 bus clock */
19032e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CLKEN0, PERI_CLK0_MMC0);
19132e9fc1aSHaojian Zhuang 	do {
19232e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0);
19332e9fc1aSHaojian Zhuang 	} while (!(data & PERI_CLK0_MMC0));
19432e9fc1aSHaojian Zhuang 	/* reset mmc0 clock domain */
19532e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_RSTEN0, PERI_RST0_MMC0);
19632e9fc1aSHaojian Zhuang 
19732e9fc1aSHaojian Zhuang 	/* bypass mmc0 clock phase */
19832e9fc1aSHaojian Zhuang 	data = mmio_read_32(PERI_SC_PERIPH_CTRL2);
19932e9fc1aSHaojian Zhuang 	data |= 3;
20032e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CTRL2, data);
20132e9fc1aSHaojian Zhuang 
20232e9fc1aSHaojian Zhuang 	/* disable low power */
20332e9fc1aSHaojian Zhuang 	data = mmio_read_32(PERI_SC_PERIPH_CTRL13);
20432e9fc1aSHaojian Zhuang 	data |= 1 << 3;
20532e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CTRL13, data);
20632e9fc1aSHaojian Zhuang 	do {
20732e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0);
20832e9fc1aSHaojian Zhuang 	} while (!(data & PERI_RST0_MMC0));
20932e9fc1aSHaojian Zhuang 
21032e9fc1aSHaojian Zhuang 	/* unreset mmc0 clock domain */
21132e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_RSTDIS0, PERI_RST0_MMC0);
21232e9fc1aSHaojian Zhuang 	do {
21332e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0);
21432e9fc1aSHaojian Zhuang 	} while (data & PERI_RST0_MMC0);
21532e9fc1aSHaojian Zhuang }
21632e9fc1aSHaojian Zhuang 
21732e9fc1aSHaojian Zhuang static void hikey_boardid_init(void)
21832e9fc1aSHaojian Zhuang {
21932e9fc1aSHaojian Zhuang 	u_register_t midr;
22032e9fc1aSHaojian Zhuang 
22132e9fc1aSHaojian Zhuang 	midr = read_midr();
22232e9fc1aSHaojian Zhuang 	mmio_write_32(MEMORY_AXI_CHIP_ADDR, midr);
22332e9fc1aSHaojian Zhuang 	INFO("[BDID] [%x] midr: 0x%x\n", MEMORY_AXI_CHIP_ADDR,
22432e9fc1aSHaojian Zhuang 	     (unsigned int)midr);
22532e9fc1aSHaojian Zhuang 
22632e9fc1aSHaojian Zhuang 	mmio_write_32(MEMORY_AXI_BOARD_TYPE_ADDR, 0);
22732e9fc1aSHaojian Zhuang 	mmio_write_32(MEMORY_AXI_BOARD_ID_ADDR, 0x2b);
22832e9fc1aSHaojian Zhuang 
22932e9fc1aSHaojian Zhuang 	mmio_write_32(ACPU_ARM64_FLAGA, 0x1234);
23032e9fc1aSHaojian Zhuang 	mmio_write_32(ACPU_ARM64_FLAGB, 0x5678);
23132e9fc1aSHaojian Zhuang }
23232e9fc1aSHaojian Zhuang 
23332e9fc1aSHaojian Zhuang static void hikey_sd_init(void)
23432e9fc1aSHaojian Zhuang {
23532e9fc1aSHaojian Zhuang 	/* switch pinmux to SD */
23632e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_CLK, IOMG_MUX_FUNC0);
23732e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_CMD, IOMG_MUX_FUNC0);
23832e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA0, IOMG_MUX_FUNC0);
23932e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA1, IOMG_MUX_FUNC0);
24032e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA2, IOMG_MUX_FUNC0);
24132e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA3, IOMG_MUX_FUNC0);
24232e9fc1aSHaojian Zhuang 
24332e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_CLK, IOCG_INPUT_16MA);
24432e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_CMD, IOCG_INPUT_12MA);
24532e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA0, IOCG_INPUT_12MA);
24632e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA1, IOCG_INPUT_12MA);
24732e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA2, IOCG_INPUT_12MA);
24832e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA3, IOCG_INPUT_12MA);
24932e9fc1aSHaojian Zhuang 
25032e9fc1aSHaojian Zhuang 	/* set SD Card detect as nopull */
25132e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_GPIO8, 0);
25232e9fc1aSHaojian Zhuang }
25332e9fc1aSHaojian Zhuang 
25432e9fc1aSHaojian Zhuang static void hikey_jumper_init(void)
25532e9fc1aSHaojian Zhuang {
25632e9fc1aSHaojian Zhuang 	/* set jumper detect as nopull */
25732e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_GPIO24, 0);
25832e9fc1aSHaojian Zhuang 	/* set jumper detect as GPIO */
25932e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_GPIO24, IOMG_MUX_FUNC0);
26032e9fc1aSHaojian Zhuang }
26132e9fc1aSHaojian Zhuang 
262a628b1abSHaojian Zhuang void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2,
263a628b1abSHaojian Zhuang 				  u_register_t arg3, u_register_t arg4)
264a628b1abSHaojian Zhuang {
265a628b1abSHaojian Zhuang 	/* Initialize the console to provide early debug support */
266c779b159SJerome Forissier 	console_pl011_register(CONSOLE_BASE, PL011_UART_CLK_IN_HZ,
267c779b159SJerome Forissier 			       PL011_BAUDRATE, &console);
268a628b1abSHaojian Zhuang 	/*
269a628b1abSHaojian Zhuang 	 * Allow BL2 to see the whole Trusted RAM.
270a628b1abSHaojian Zhuang 	 */
271a628b1abSHaojian Zhuang 	bl2_el3_tzram_layout.total_base = BL2_RW_BASE;
272a628b1abSHaojian Zhuang 	bl2_el3_tzram_layout.total_size = BL31_LIMIT - BL2_RW_BASE;
273a628b1abSHaojian Zhuang }
274a628b1abSHaojian Zhuang 
275a628b1abSHaojian Zhuang void bl2_el3_plat_arch_setup(void)
276a628b1abSHaojian Zhuang {
277a628b1abSHaojian Zhuang 	hikey_init_mmu_el3(bl2_el3_tzram_layout.total_base,
278a628b1abSHaojian Zhuang 			   bl2_el3_tzram_layout.total_size,
279*f6605337SAntonio Nino Diaz 			   BL_CODE_BASE,
280*f6605337SAntonio Nino Diaz 			   BL_CODE_END,
281*f6605337SAntonio Nino Diaz 			   BL_COHERENT_RAM_BASE,
282*f6605337SAntonio Nino Diaz 			   BL_COHERENT_RAM_END);
283a628b1abSHaojian Zhuang }
284a628b1abSHaojian Zhuang 
285a628b1abSHaojian Zhuang void bl2_platform_setup(void)
28632e9fc1aSHaojian Zhuang {
28732e9fc1aSHaojian Zhuang 	dw_mmc_params_t params;
288261e43b7SHaojian Zhuang 	struct mmc_device_info info;
28932e9fc1aSHaojian Zhuang 
290a628b1abSHaojian Zhuang 	hikey_sp804_init();
291a628b1abSHaojian Zhuang 	hikey_gpio_init();
292a628b1abSHaojian Zhuang 	hikey_pmussi_init();
293a628b1abSHaojian Zhuang 	hikey_hi6553_init();
294ed253f54SHaojian Zhuang 	/* Clear SRAM since it'll be used by MCU right now. */
295ed253f54SHaojian Zhuang 	memset((void *)SRAM_BASE, 0, SRAM_SIZE);
29632e9fc1aSHaojian Zhuang 
297a628b1abSHaojian Zhuang 	dsb();
298483dce7eSHaojian Zhuang 	hikey_ddr_init(DDR_FREQ_800M);
299a628b1abSHaojian Zhuang 	hikey_security_setup();
30032e9fc1aSHaojian Zhuang 
30132e9fc1aSHaojian Zhuang 	hikey_boardid_init();
30232e9fc1aSHaojian Zhuang 	init_acpu_dvfs();
303a628b1abSHaojian Zhuang 	hikey_rtc_init();
30432e9fc1aSHaojian Zhuang 	hikey_sd_init();
30532e9fc1aSHaojian Zhuang 	hikey_jumper_init();
30632e9fc1aSHaojian Zhuang 
307a628b1abSHaojian Zhuang 	hikey_mmc_pll_init();
308a628b1abSHaojian Zhuang 
309ed253f54SHaojian Zhuang 	/* Clean SRAM before MCU used */
310ed253f54SHaojian Zhuang 	clean_dcache_range(SRAM_BASE, SRAM_SIZE);
311ed253f54SHaojian Zhuang 
31232e9fc1aSHaojian Zhuang 	reset_dwmmc_clk();
31332e9fc1aSHaojian Zhuang 	memset(&params, 0, sizeof(dw_mmc_params_t));
31432e9fc1aSHaojian Zhuang 	params.reg_base = DWMMC0_BASE;
31532e9fc1aSHaojian Zhuang 	params.desc_base = HIKEY_MMC_DESC_BASE;
31632e9fc1aSHaojian Zhuang 	params.desc_size = 1 << 20;
31732e9fc1aSHaojian Zhuang 	params.clk_rate = 24 * 1000 * 1000;
318261e43b7SHaojian Zhuang 	params.bus_width = MMC_BUS_WIDTH_8;
319261e43b7SHaojian Zhuang 	params.flags = MMC_FLAG_CMD23;
320261e43b7SHaojian Zhuang 	info.mmc_dev_type = MMC_IS_EMMC;
321261e43b7SHaojian Zhuang 	dw_mmc_init(&params, &info);
32232e9fc1aSHaojian Zhuang 
32332e9fc1aSHaojian Zhuang 	hikey_io_setup();
32432e9fc1aSHaojian Zhuang }
325