132e9fc1aSHaojian Zhuang /* 2*9171ced3SYann Gautier * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved. 332e9fc1aSHaojian Zhuang * 432e9fc1aSHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 532e9fc1aSHaojian Zhuang */ 632e9fc1aSHaojian Zhuang 732e9fc1aSHaojian Zhuang #include <assert.h> 832e9fc1aSHaojian Zhuang #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <platform_def.h> /* also includes hikey_def.h and hikey_layout.h*/ 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1509d40e0eSAntonio Nino Diaz #include <common/debug.h> 1609d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1909d40e0eSAntonio Nino Diaz #include <drivers/mmc.h> 2009d40e0eSAntonio Nino Diaz #include <drivers/synopsys/dw_mmc.h> 2109d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2209d40e0eSAntonio Nino Diaz #ifdef SPD_opteed 2309d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h> 2409d40e0eSAntonio Nino Diaz #endif 2509d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2609d40e0eSAntonio Nino Diaz 2732e9fc1aSHaojian Zhuang #include <hi6220.h> 2832e9fc1aSHaojian Zhuang #include <hisi_mcu.h> 2932e9fc1aSHaojian Zhuang #include <hisi_sram_map.h> 3032e9fc1aSHaojian Zhuang #include "hikey_private.h" 3132e9fc1aSHaojian Zhuang 32f6605337SAntonio Nino Diaz #define BL2_RW_BASE (BL_CODE_END) 3332e9fc1aSHaojian Zhuang 34a628b1abSHaojian Zhuang static meminfo_t bl2_el3_tzram_layout; 35f695e1e0SAndre Przywara static console_t console; 36*9171ced3SYann Gautier static struct mmc_device_info mmc_info; 37a628b1abSHaojian Zhuang 38a628b1abSHaojian Zhuang enum { 39a628b1abSHaojian Zhuang BOOT_MODE_RECOVERY = 0, 40a628b1abSHaojian Zhuang BOOT_MODE_NORMAL, 41a628b1abSHaojian Zhuang BOOT_MODE_MASK = 1, 42a628b1abSHaojian Zhuang }; 4332e9fc1aSHaojian Zhuang 442de0c5ccSVictor Chong /******************************************************************************* 452de0c5ccSVictor Chong * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol. 462de0c5ccSVictor Chong * Return 0 on success, -1 otherwise. 472de0c5ccSVictor Chong ******************************************************************************/ 482de0c5ccSVictor Chong int plat_hikey_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info) 4932e9fc1aSHaojian Zhuang { 5032e9fc1aSHaojian Zhuang /* Enable MCU SRAM */ 5132e9fc1aSHaojian Zhuang hisi_mcu_enable_sram(); 5232e9fc1aSHaojian Zhuang 5332e9fc1aSHaojian Zhuang /* Load MCU binary into SRAM */ 5432e9fc1aSHaojian Zhuang hisi_mcu_load_image(scp_bl2_image_info->image_base, 5532e9fc1aSHaojian Zhuang scp_bl2_image_info->image_size); 5632e9fc1aSHaojian Zhuang /* Let MCU running */ 5732e9fc1aSHaojian Zhuang hisi_mcu_start_run(); 5832e9fc1aSHaojian Zhuang 5932e9fc1aSHaojian Zhuang INFO("%s: MCU PC is at 0x%x\n", 6032e9fc1aSHaojian Zhuang __func__, mmio_read_32(AO_SC_MCU_SUBSYS_STAT2)); 6132e9fc1aSHaojian Zhuang INFO("%s: AO_SC_PERIPH_CLKSTAT4 is 0x%x\n", 6232e9fc1aSHaojian Zhuang __func__, mmio_read_32(AO_SC_PERIPH_CLKSTAT4)); 6332e9fc1aSHaojian Zhuang return 0; 6432e9fc1aSHaojian Zhuang } 6532e9fc1aSHaojian Zhuang 662de0c5ccSVictor Chong /******************************************************************************* 672de0c5ccSVictor Chong * Gets SPSR for BL32 entry 682de0c5ccSVictor Chong ******************************************************************************/ 692de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl32_entry(void) 702de0c5ccSVictor Chong { 712de0c5ccSVictor Chong /* 722de0c5ccSVictor Chong * The Secure Payload Dispatcher service is responsible for 732de0c5ccSVictor Chong * setting the SPSR prior to entry into the BL3-2 image. 742de0c5ccSVictor Chong */ 752de0c5ccSVictor Chong return 0; 762de0c5ccSVictor Chong } 772de0c5ccSVictor Chong 782de0c5ccSVictor Chong /******************************************************************************* 792de0c5ccSVictor Chong * Gets SPSR for BL33 entry 802de0c5ccSVictor Chong ******************************************************************************/ 81402b3cf8SJulius Werner #ifdef __aarch64__ 822de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void) 832de0c5ccSVictor Chong { 842de0c5ccSVictor Chong unsigned int mode; 852de0c5ccSVictor Chong uint32_t spsr; 862de0c5ccSVictor Chong 872de0c5ccSVictor Chong /* Figure out what mode we enter the non-secure world in */ 88a0fee747SAntonio Nino Diaz mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1; 892de0c5ccSVictor Chong 902de0c5ccSVictor Chong /* 912de0c5ccSVictor Chong * TODO: Consider the possibility of specifying the SPSR in 922de0c5ccSVictor Chong * the FIP ToC and allowing the platform to have a say as 932de0c5ccSVictor Chong * well. 942de0c5ccSVictor Chong */ 952de0c5ccSVictor Chong spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 962de0c5ccSVictor Chong return spsr; 972de0c5ccSVictor Chong } 982de0c5ccSVictor Chong #else 992de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void) 1002de0c5ccSVictor Chong { 1012de0c5ccSVictor Chong unsigned int hyp_status, mode, spsr; 1022de0c5ccSVictor Chong 1032de0c5ccSVictor Chong hyp_status = GET_VIRT_EXT(read_id_pfr1()); 1042de0c5ccSVictor Chong 1052de0c5ccSVictor Chong mode = (hyp_status) ? MODE32_hyp : MODE32_svc; 1062de0c5ccSVictor Chong 1072de0c5ccSVictor Chong /* 1082de0c5ccSVictor Chong * TODO: Consider the possibility of specifying the SPSR in 1092de0c5ccSVictor Chong * the FIP ToC and allowing the platform to have a say as 1102de0c5ccSVictor Chong * well. 1112de0c5ccSVictor Chong */ 1122de0c5ccSVictor Chong spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1, 1132de0c5ccSVictor Chong SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS); 1142de0c5ccSVictor Chong return spsr; 1152de0c5ccSVictor Chong } 116402b3cf8SJulius Werner #endif /* __aarch64__ */ 1172de0c5ccSVictor Chong 118deb330cbSHaojian Zhuang int bl2_plat_handle_pre_image_load(unsigned int image_id) 119deb330cbSHaojian Zhuang { 120deb330cbSHaojian Zhuang return hikey_set_fip_addr(image_id, "fastboot"); 121deb330cbSHaojian Zhuang } 122deb330cbSHaojian Zhuang 1232de0c5ccSVictor Chong int hikey_bl2_handle_post_image_load(unsigned int image_id) 1242de0c5ccSVictor Chong { 1252de0c5ccSVictor Chong int err = 0; 1262de0c5ccSVictor Chong bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 127b16bb16eSVictor Chong #ifdef SPD_opteed 128b16bb16eSVictor Chong bl_mem_params_node_t *pager_mem_params = NULL; 129b16bb16eSVictor Chong bl_mem_params_node_t *paged_mem_params = NULL; 130b16bb16eSVictor Chong #endif 1312de0c5ccSVictor Chong assert(bl_mem_params); 1322de0c5ccSVictor Chong 1332de0c5ccSVictor Chong switch (image_id) { 134402b3cf8SJulius Werner #ifdef __aarch64__ 1352de0c5ccSVictor Chong case BL32_IMAGE_ID: 136b16bb16eSVictor Chong #ifdef SPD_opteed 137b16bb16eSVictor Chong pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 138b16bb16eSVictor Chong assert(pager_mem_params); 139b16bb16eSVictor Chong 140b16bb16eSVictor Chong paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 141b16bb16eSVictor Chong assert(paged_mem_params); 142b16bb16eSVictor Chong 143b16bb16eSVictor Chong err = parse_optee_header(&bl_mem_params->ep_info, 144b16bb16eSVictor Chong &pager_mem_params->image_info, 145b16bb16eSVictor Chong &paged_mem_params->image_info); 146b16bb16eSVictor Chong if (err != 0) { 147b16bb16eSVictor Chong WARN("OPTEE header parse error.\n"); 148b16bb16eSVictor Chong } 149b16bb16eSVictor Chong #endif 1502de0c5ccSVictor Chong bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl32_entry(); 1512de0c5ccSVictor Chong break; 1522de0c5ccSVictor Chong #endif 1532de0c5ccSVictor Chong 1542de0c5ccSVictor Chong case BL33_IMAGE_ID: 1552de0c5ccSVictor Chong /* BL33 expects to receive the primary CPU MPID (through r0) */ 1562de0c5ccSVictor Chong bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 1572de0c5ccSVictor Chong bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl33_entry(); 1582de0c5ccSVictor Chong break; 1592de0c5ccSVictor Chong 1602de0c5ccSVictor Chong #ifdef SCP_BL2_BASE 1612de0c5ccSVictor Chong case SCP_BL2_IMAGE_ID: 1622de0c5ccSVictor Chong /* The subsequent handling of SCP_BL2 is platform specific */ 1632de0c5ccSVictor Chong err = plat_hikey_bl2_handle_scp_bl2(&bl_mem_params->image_info); 1642de0c5ccSVictor Chong if (err) { 1652de0c5ccSVictor Chong WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 1662de0c5ccSVictor Chong } 1672de0c5ccSVictor Chong break; 1682de0c5ccSVictor Chong #endif 169649c48f5SJonathan Wright default: 170649c48f5SJonathan Wright /* Do nothing in default case */ 171649c48f5SJonathan Wright break; 1722de0c5ccSVictor Chong } 1732de0c5ccSVictor Chong 1742de0c5ccSVictor Chong return err; 1752de0c5ccSVictor Chong } 1762de0c5ccSVictor Chong 1772de0c5ccSVictor Chong /******************************************************************************* 1782de0c5ccSVictor Chong * This function can be used by the platforms to update/use image 1792de0c5ccSVictor Chong * information for given `image_id`. 1802de0c5ccSVictor Chong ******************************************************************************/ 1812de0c5ccSVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id) 1822de0c5ccSVictor Chong { 1832de0c5ccSVictor Chong return hikey_bl2_handle_post_image_load(image_id); 1842de0c5ccSVictor Chong } 1852de0c5ccSVictor Chong 18632e9fc1aSHaojian Zhuang static void reset_dwmmc_clk(void) 18732e9fc1aSHaojian Zhuang { 18832e9fc1aSHaojian Zhuang unsigned int data; 18932e9fc1aSHaojian Zhuang 19032e9fc1aSHaojian Zhuang /* disable mmc0 bus clock */ 19132e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_CLKDIS0, PERI_CLK0_MMC0); 19232e9fc1aSHaojian Zhuang do { 19332e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0); 19432e9fc1aSHaojian Zhuang } while (data & PERI_CLK0_MMC0); 19532e9fc1aSHaojian Zhuang /* enable mmc0 bus clock */ 19632e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_CLKEN0, PERI_CLK0_MMC0); 19732e9fc1aSHaojian Zhuang do { 19832e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0); 19932e9fc1aSHaojian Zhuang } while (!(data & PERI_CLK0_MMC0)); 20032e9fc1aSHaojian Zhuang /* reset mmc0 clock domain */ 20132e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_RSTEN0, PERI_RST0_MMC0); 20232e9fc1aSHaojian Zhuang 20332e9fc1aSHaojian Zhuang /* bypass mmc0 clock phase */ 20432e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_CTRL2); 20532e9fc1aSHaojian Zhuang data |= 3; 20632e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_CTRL2, data); 20732e9fc1aSHaojian Zhuang 20832e9fc1aSHaojian Zhuang /* disable low power */ 20932e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_CTRL13); 21032e9fc1aSHaojian Zhuang data |= 1 << 3; 21132e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_CTRL13, data); 21232e9fc1aSHaojian Zhuang do { 21332e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0); 21432e9fc1aSHaojian Zhuang } while (!(data & PERI_RST0_MMC0)); 21532e9fc1aSHaojian Zhuang 21632e9fc1aSHaojian Zhuang /* unreset mmc0 clock domain */ 21732e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_RSTDIS0, PERI_RST0_MMC0); 21832e9fc1aSHaojian Zhuang do { 21932e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0); 22032e9fc1aSHaojian Zhuang } while (data & PERI_RST0_MMC0); 22132e9fc1aSHaojian Zhuang } 22232e9fc1aSHaojian Zhuang 22332e9fc1aSHaojian Zhuang static void hikey_boardid_init(void) 22432e9fc1aSHaojian Zhuang { 22532e9fc1aSHaojian Zhuang u_register_t midr; 22632e9fc1aSHaojian Zhuang 22732e9fc1aSHaojian Zhuang midr = read_midr(); 22832e9fc1aSHaojian Zhuang mmio_write_32(MEMORY_AXI_CHIP_ADDR, midr); 22932e9fc1aSHaojian Zhuang INFO("[BDID] [%x] midr: 0x%x\n", MEMORY_AXI_CHIP_ADDR, 23032e9fc1aSHaojian Zhuang (unsigned int)midr); 23132e9fc1aSHaojian Zhuang 23232e9fc1aSHaojian Zhuang mmio_write_32(MEMORY_AXI_BOARD_TYPE_ADDR, 0); 23332e9fc1aSHaojian Zhuang mmio_write_32(MEMORY_AXI_BOARD_ID_ADDR, 0x2b); 23432e9fc1aSHaojian Zhuang 23532e9fc1aSHaojian Zhuang mmio_write_32(ACPU_ARM64_FLAGA, 0x1234); 23632e9fc1aSHaojian Zhuang mmio_write_32(ACPU_ARM64_FLAGB, 0x5678); 23732e9fc1aSHaojian Zhuang } 23832e9fc1aSHaojian Zhuang 23932e9fc1aSHaojian Zhuang static void hikey_sd_init(void) 24032e9fc1aSHaojian Zhuang { 24132e9fc1aSHaojian Zhuang /* switch pinmux to SD */ 24232e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_CLK, IOMG_MUX_FUNC0); 24332e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_CMD, IOMG_MUX_FUNC0); 24432e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_DATA0, IOMG_MUX_FUNC0); 24532e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_DATA1, IOMG_MUX_FUNC0); 24632e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_DATA2, IOMG_MUX_FUNC0); 24732e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_DATA3, IOMG_MUX_FUNC0); 24832e9fc1aSHaojian Zhuang 24932e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_CLK, IOCG_INPUT_16MA); 25032e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_CMD, IOCG_INPUT_12MA); 25132e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_DATA0, IOCG_INPUT_12MA); 25232e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_DATA1, IOCG_INPUT_12MA); 25332e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_DATA2, IOCG_INPUT_12MA); 25432e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_DATA3, IOCG_INPUT_12MA); 25532e9fc1aSHaojian Zhuang 25632e9fc1aSHaojian Zhuang /* set SD Card detect as nopull */ 25732e9fc1aSHaojian Zhuang mmio_write_32(IOCG_GPIO8, 0); 25832e9fc1aSHaojian Zhuang } 25932e9fc1aSHaojian Zhuang 26032e9fc1aSHaojian Zhuang static void hikey_jumper_init(void) 26132e9fc1aSHaojian Zhuang { 26232e9fc1aSHaojian Zhuang /* set jumper detect as nopull */ 26332e9fc1aSHaojian Zhuang mmio_write_32(IOCG_GPIO24, 0); 26432e9fc1aSHaojian Zhuang /* set jumper detect as GPIO */ 26532e9fc1aSHaojian Zhuang mmio_write_32(IOMG_GPIO24, IOMG_MUX_FUNC0); 26632e9fc1aSHaojian Zhuang } 26732e9fc1aSHaojian Zhuang 268a628b1abSHaojian Zhuang void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2, 269a628b1abSHaojian Zhuang u_register_t arg3, u_register_t arg4) 270a628b1abSHaojian Zhuang { 271a628b1abSHaojian Zhuang /* Initialize the console to provide early debug support */ 272c779b159SJerome Forissier console_pl011_register(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, 273c779b159SJerome Forissier PL011_BAUDRATE, &console); 274a628b1abSHaojian Zhuang /* 275a628b1abSHaojian Zhuang * Allow BL2 to see the whole Trusted RAM. 276a628b1abSHaojian Zhuang */ 277a628b1abSHaojian Zhuang bl2_el3_tzram_layout.total_base = BL2_RW_BASE; 278a628b1abSHaojian Zhuang bl2_el3_tzram_layout.total_size = BL31_LIMIT - BL2_RW_BASE; 279a628b1abSHaojian Zhuang } 280a628b1abSHaojian Zhuang 281a628b1abSHaojian Zhuang void bl2_el3_plat_arch_setup(void) 282a628b1abSHaojian Zhuang { 283a628b1abSHaojian Zhuang hikey_init_mmu_el3(bl2_el3_tzram_layout.total_base, 284a628b1abSHaojian Zhuang bl2_el3_tzram_layout.total_size, 285f6605337SAntonio Nino Diaz BL_CODE_BASE, 286f6605337SAntonio Nino Diaz BL_CODE_END, 287f6605337SAntonio Nino Diaz BL_COHERENT_RAM_BASE, 288f6605337SAntonio Nino Diaz BL_COHERENT_RAM_END); 289a628b1abSHaojian Zhuang } 290a628b1abSHaojian Zhuang 291a628b1abSHaojian Zhuang void bl2_platform_setup(void) 29232e9fc1aSHaojian Zhuang { 29332e9fc1aSHaojian Zhuang dw_mmc_params_t params; 29432e9fc1aSHaojian Zhuang 295a628b1abSHaojian Zhuang hikey_sp804_init(); 296a628b1abSHaojian Zhuang hikey_gpio_init(); 297a628b1abSHaojian Zhuang hikey_pmussi_init(); 298a628b1abSHaojian Zhuang hikey_hi6553_init(); 299ed253f54SHaojian Zhuang /* Clear SRAM since it'll be used by MCU right now. */ 300ed253f54SHaojian Zhuang memset((void *)SRAM_BASE, 0, SRAM_SIZE); 30132e9fc1aSHaojian Zhuang 302a628b1abSHaojian Zhuang dsb(); 303483dce7eSHaojian Zhuang hikey_ddr_init(DDR_FREQ_800M); 304a628b1abSHaojian Zhuang hikey_security_setup(); 30532e9fc1aSHaojian Zhuang 30632e9fc1aSHaojian Zhuang hikey_boardid_init(); 30732e9fc1aSHaojian Zhuang init_acpu_dvfs(); 308a628b1abSHaojian Zhuang hikey_rtc_init(); 30932e9fc1aSHaojian Zhuang hikey_sd_init(); 31032e9fc1aSHaojian Zhuang hikey_jumper_init(); 31132e9fc1aSHaojian Zhuang 312a628b1abSHaojian Zhuang hikey_mmc_pll_init(); 313a628b1abSHaojian Zhuang 314ed253f54SHaojian Zhuang /* Clean SRAM before MCU used */ 315ed253f54SHaojian Zhuang clean_dcache_range(SRAM_BASE, SRAM_SIZE); 316ed253f54SHaojian Zhuang 31732e9fc1aSHaojian Zhuang reset_dwmmc_clk(); 31832e9fc1aSHaojian Zhuang memset(¶ms, 0, sizeof(dw_mmc_params_t)); 31932e9fc1aSHaojian Zhuang params.reg_base = DWMMC0_BASE; 32032e9fc1aSHaojian Zhuang params.desc_base = HIKEY_MMC_DESC_BASE; 32132e9fc1aSHaojian Zhuang params.desc_size = 1 << 20; 32232e9fc1aSHaojian Zhuang params.clk_rate = 24 * 1000 * 1000; 323261e43b7SHaojian Zhuang params.bus_width = MMC_BUS_WIDTH_8; 324261e43b7SHaojian Zhuang params.flags = MMC_FLAG_CMD23; 325*9171ced3SYann Gautier mmc_info.mmc_dev_type = MMC_IS_EMMC; 326*9171ced3SYann Gautier dw_mmc_init(¶ms, &mmc_info); 32732e9fc1aSHaojian Zhuang 32832e9fc1aSHaojian Zhuang hikey_io_setup(); 32932e9fc1aSHaojian Zhuang } 330