xref: /rk3399_ARM-atf/plat/hisilicon/hikey/hikey_bl2_setup.c (revision 261e43b78f7a1dae21f9792398f82b508601dbeb)
132e9fc1aSHaojian Zhuang /*
2103c213cSHaojian Zhuang  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
332e9fc1aSHaojian Zhuang  *
432e9fc1aSHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
532e9fc1aSHaojian Zhuang  */
632e9fc1aSHaojian Zhuang 
732e9fc1aSHaojian Zhuang #include <arch_helpers.h>
832e9fc1aSHaojian Zhuang #include <assert.h>
932e9fc1aSHaojian Zhuang #include <bl_common.h>
1032e9fc1aSHaojian Zhuang #include <console.h>
1132e9fc1aSHaojian Zhuang #include <debug.h>
122de0c5ccSVictor Chong #include <desc_image_load.h>
1332e9fc1aSHaojian Zhuang #include <dw_mmc.h>
1432e9fc1aSHaojian Zhuang #include <errno.h>
1532e9fc1aSHaojian Zhuang #include <hi6220.h>
1632e9fc1aSHaojian Zhuang #include <hisi_mcu.h>
1732e9fc1aSHaojian Zhuang #include <hisi_sram_map.h>
18*261e43b7SHaojian Zhuang #include <mmc.h>
1932e9fc1aSHaojian Zhuang #include <mmio.h>
20b16bb16eSVictor Chong #ifdef SPD_opteed
21b16bb16eSVictor Chong #include <optee_utils.h>
22b16bb16eSVictor Chong #endif
23a628b1abSHaojian Zhuang #include <platform.h>
244368ae07SMichael Brandl #include <platform_def.h>	/* also includes hikey_def.h and hikey_layout.h*/
2532e9fc1aSHaojian Zhuang #include <string.h>
2632e9fc1aSHaojian Zhuang 
2732e9fc1aSHaojian Zhuang #include "hikey_private.h"
2832e9fc1aSHaojian Zhuang 
2932e9fc1aSHaojian Zhuang /*
3032e9fc1aSHaojian Zhuang  * The next 2 constants identify the extents of the code & RO data region.
3132e9fc1aSHaojian Zhuang  * These addresses are used by the MMU setup code and therefore they must be
3232e9fc1aSHaojian Zhuang  * page-aligned.  It is the responsibility of the linker script to ensure that
3332e9fc1aSHaojian Zhuang  * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
3432e9fc1aSHaojian Zhuang  */
3532e9fc1aSHaojian Zhuang #define BL2_RO_BASE (unsigned long)(&__RO_START__)
3632e9fc1aSHaojian Zhuang #define BL2_RO_LIMIT (unsigned long)(&__RO_END__)
3732e9fc1aSHaojian Zhuang 
38a628b1abSHaojian Zhuang #define BL2_RW_BASE		(BL2_RO_LIMIT)
39a628b1abSHaojian Zhuang 
4032e9fc1aSHaojian Zhuang /*
4132e9fc1aSHaojian Zhuang  * The next 2 constants identify the extents of the coherent memory region.
4232e9fc1aSHaojian Zhuang  * These addresses are used by the MMU setup code and therefore they must be
4332e9fc1aSHaojian Zhuang  * page-aligned.  It is the responsibility of the linker script to ensure that
4432e9fc1aSHaojian Zhuang  * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to
4532e9fc1aSHaojian Zhuang  * page-aligned addresses.
4632e9fc1aSHaojian Zhuang  */
4732e9fc1aSHaojian Zhuang #define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
4832e9fc1aSHaojian Zhuang #define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
4932e9fc1aSHaojian Zhuang 
50a628b1abSHaojian Zhuang static meminfo_t bl2_el3_tzram_layout;
51a628b1abSHaojian Zhuang 
52a628b1abSHaojian Zhuang enum {
53a628b1abSHaojian Zhuang 	BOOT_MODE_RECOVERY = 0,
54a628b1abSHaojian Zhuang 	BOOT_MODE_NORMAL,
55a628b1abSHaojian Zhuang 	BOOT_MODE_MASK = 1,
56a628b1abSHaojian Zhuang };
5732e9fc1aSHaojian Zhuang 
582de0c5ccSVictor Chong /*******************************************************************************
592de0c5ccSVictor Chong  * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol.
602de0c5ccSVictor Chong  * Return 0 on success, -1 otherwise.
612de0c5ccSVictor Chong  ******************************************************************************/
622de0c5ccSVictor Chong int plat_hikey_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info)
6332e9fc1aSHaojian Zhuang {
6432e9fc1aSHaojian Zhuang 	/* Enable MCU SRAM */
6532e9fc1aSHaojian Zhuang 	hisi_mcu_enable_sram();
6632e9fc1aSHaojian Zhuang 
6732e9fc1aSHaojian Zhuang 	/* Load MCU binary into SRAM */
6832e9fc1aSHaojian Zhuang 	hisi_mcu_load_image(scp_bl2_image_info->image_base,
6932e9fc1aSHaojian Zhuang 			    scp_bl2_image_info->image_size);
7032e9fc1aSHaojian Zhuang 	/* Let MCU running */
7132e9fc1aSHaojian Zhuang 	hisi_mcu_start_run();
7232e9fc1aSHaojian Zhuang 
7332e9fc1aSHaojian Zhuang 	INFO("%s: MCU PC is at 0x%x\n",
7432e9fc1aSHaojian Zhuang 	     __func__, mmio_read_32(AO_SC_MCU_SUBSYS_STAT2));
7532e9fc1aSHaojian Zhuang 	INFO("%s: AO_SC_PERIPH_CLKSTAT4 is 0x%x\n",
7632e9fc1aSHaojian Zhuang 	     __func__, mmio_read_32(AO_SC_PERIPH_CLKSTAT4));
7732e9fc1aSHaojian Zhuang 	return 0;
7832e9fc1aSHaojian Zhuang }
7932e9fc1aSHaojian Zhuang 
802de0c5ccSVictor Chong /*******************************************************************************
812de0c5ccSVictor Chong  * Gets SPSR for BL32 entry
822de0c5ccSVictor Chong  ******************************************************************************/
832de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl32_entry(void)
842de0c5ccSVictor Chong {
852de0c5ccSVictor Chong 	/*
862de0c5ccSVictor Chong 	 * The Secure Payload Dispatcher service is responsible for
872de0c5ccSVictor Chong 	 * setting the SPSR prior to entry into the BL3-2 image.
882de0c5ccSVictor Chong 	 */
892de0c5ccSVictor Chong 	return 0;
902de0c5ccSVictor Chong }
912de0c5ccSVictor Chong 
922de0c5ccSVictor Chong /*******************************************************************************
932de0c5ccSVictor Chong  * Gets SPSR for BL33 entry
942de0c5ccSVictor Chong  ******************************************************************************/
952de0c5ccSVictor Chong #ifndef AARCH32
962de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void)
972de0c5ccSVictor Chong {
982de0c5ccSVictor Chong 	unsigned int mode;
992de0c5ccSVictor Chong 	uint32_t spsr;
1002de0c5ccSVictor Chong 
1012de0c5ccSVictor Chong 	/* Figure out what mode we enter the non-secure world in */
1022de0c5ccSVictor Chong 	mode = EL_IMPLEMENTED(2) ? MODE_EL2 : MODE_EL1;
1032de0c5ccSVictor Chong 
1042de0c5ccSVictor Chong 	/*
1052de0c5ccSVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
1062de0c5ccSVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
1072de0c5ccSVictor Chong 	 * well.
1082de0c5ccSVictor Chong 	 */
1092de0c5ccSVictor Chong 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
1102de0c5ccSVictor Chong 	return spsr;
1112de0c5ccSVictor Chong }
1122de0c5ccSVictor Chong #else
1132de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void)
1142de0c5ccSVictor Chong {
1152de0c5ccSVictor Chong 	unsigned int hyp_status, mode, spsr;
1162de0c5ccSVictor Chong 
1172de0c5ccSVictor Chong 	hyp_status = GET_VIRT_EXT(read_id_pfr1());
1182de0c5ccSVictor Chong 
1192de0c5ccSVictor Chong 	mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
1202de0c5ccSVictor Chong 
1212de0c5ccSVictor Chong 	/*
1222de0c5ccSVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
1232de0c5ccSVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
1242de0c5ccSVictor Chong 	 * well.
1252de0c5ccSVictor Chong 	 */
1262de0c5ccSVictor Chong 	spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
1272de0c5ccSVictor Chong 			SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
1282de0c5ccSVictor Chong 	return spsr;
1292de0c5ccSVictor Chong }
1302de0c5ccSVictor Chong #endif /* AARCH32 */
1312de0c5ccSVictor Chong 
1322de0c5ccSVictor Chong int hikey_bl2_handle_post_image_load(unsigned int image_id)
1332de0c5ccSVictor Chong {
1342de0c5ccSVictor Chong 	int err = 0;
1352de0c5ccSVictor Chong 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
136b16bb16eSVictor Chong #ifdef SPD_opteed
137b16bb16eSVictor Chong 	bl_mem_params_node_t *pager_mem_params = NULL;
138b16bb16eSVictor Chong 	bl_mem_params_node_t *paged_mem_params = NULL;
139b16bb16eSVictor Chong #endif
1402de0c5ccSVictor Chong 	assert(bl_mem_params);
1412de0c5ccSVictor Chong 
1422de0c5ccSVictor Chong 	switch (image_id) {
1432de0c5ccSVictor Chong #ifdef AARCH64
1442de0c5ccSVictor Chong 	case BL32_IMAGE_ID:
145b16bb16eSVictor Chong #ifdef SPD_opteed
146b16bb16eSVictor Chong 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
147b16bb16eSVictor Chong 		assert(pager_mem_params);
148b16bb16eSVictor Chong 
149b16bb16eSVictor Chong 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
150b16bb16eSVictor Chong 		assert(paged_mem_params);
151b16bb16eSVictor Chong 
152b16bb16eSVictor Chong 		err = parse_optee_header(&bl_mem_params->ep_info,
153b16bb16eSVictor Chong 				&pager_mem_params->image_info,
154b16bb16eSVictor Chong 				&paged_mem_params->image_info);
155b16bb16eSVictor Chong 		if (err != 0) {
156b16bb16eSVictor Chong 			WARN("OPTEE header parse error.\n");
157b16bb16eSVictor Chong 		}
158b16bb16eSVictor Chong #endif
1592de0c5ccSVictor Chong 		bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl32_entry();
1602de0c5ccSVictor Chong 		break;
1612de0c5ccSVictor Chong #endif
1622de0c5ccSVictor Chong 
1632de0c5ccSVictor Chong 	case BL33_IMAGE_ID:
1642de0c5ccSVictor Chong 		/* BL33 expects to receive the primary CPU MPID (through r0) */
1652de0c5ccSVictor Chong 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
1662de0c5ccSVictor Chong 		bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl33_entry();
1672de0c5ccSVictor Chong 		break;
1682de0c5ccSVictor Chong 
1692de0c5ccSVictor Chong #ifdef SCP_BL2_BASE
1702de0c5ccSVictor Chong 	case SCP_BL2_IMAGE_ID:
1712de0c5ccSVictor Chong 		/* The subsequent handling of SCP_BL2 is platform specific */
1722de0c5ccSVictor Chong 		err = plat_hikey_bl2_handle_scp_bl2(&bl_mem_params->image_info);
1732de0c5ccSVictor Chong 		if (err) {
1742de0c5ccSVictor Chong 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
1752de0c5ccSVictor Chong 		}
1762de0c5ccSVictor Chong 		break;
1772de0c5ccSVictor Chong #endif
178649c48f5SJonathan Wright 	default:
179649c48f5SJonathan Wright 		/* Do nothing in default case */
180649c48f5SJonathan Wright 		break;
1812de0c5ccSVictor Chong 	}
1822de0c5ccSVictor Chong 
1832de0c5ccSVictor Chong 	return err;
1842de0c5ccSVictor Chong }
1852de0c5ccSVictor Chong 
1862de0c5ccSVictor Chong /*******************************************************************************
1872de0c5ccSVictor Chong  * This function can be used by the platforms to update/use image
1882de0c5ccSVictor Chong  * information for given `image_id`.
1892de0c5ccSVictor Chong  ******************************************************************************/
1902de0c5ccSVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id)
1912de0c5ccSVictor Chong {
1922de0c5ccSVictor Chong 	return hikey_bl2_handle_post_image_load(image_id);
1932de0c5ccSVictor Chong }
1942de0c5ccSVictor Chong 
19532e9fc1aSHaojian Zhuang static void reset_dwmmc_clk(void)
19632e9fc1aSHaojian Zhuang {
19732e9fc1aSHaojian Zhuang 	unsigned int data;
19832e9fc1aSHaojian Zhuang 
19932e9fc1aSHaojian Zhuang 	/* disable mmc0 bus clock */
20032e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CLKDIS0, PERI_CLK0_MMC0);
20132e9fc1aSHaojian Zhuang 	do {
20232e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0);
20332e9fc1aSHaojian Zhuang 	} while (data & PERI_CLK0_MMC0);
20432e9fc1aSHaojian Zhuang 	/* enable mmc0 bus clock */
20532e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CLKEN0, PERI_CLK0_MMC0);
20632e9fc1aSHaojian Zhuang 	do {
20732e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0);
20832e9fc1aSHaojian Zhuang 	} while (!(data & PERI_CLK0_MMC0));
20932e9fc1aSHaojian Zhuang 	/* reset mmc0 clock domain */
21032e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_RSTEN0, PERI_RST0_MMC0);
21132e9fc1aSHaojian Zhuang 
21232e9fc1aSHaojian Zhuang 	/* bypass mmc0 clock phase */
21332e9fc1aSHaojian Zhuang 	data = mmio_read_32(PERI_SC_PERIPH_CTRL2);
21432e9fc1aSHaojian Zhuang 	data |= 3;
21532e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CTRL2, data);
21632e9fc1aSHaojian Zhuang 
21732e9fc1aSHaojian Zhuang 	/* disable low power */
21832e9fc1aSHaojian Zhuang 	data = mmio_read_32(PERI_SC_PERIPH_CTRL13);
21932e9fc1aSHaojian Zhuang 	data |= 1 << 3;
22032e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CTRL13, data);
22132e9fc1aSHaojian Zhuang 	do {
22232e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0);
22332e9fc1aSHaojian Zhuang 	} while (!(data & PERI_RST0_MMC0));
22432e9fc1aSHaojian Zhuang 
22532e9fc1aSHaojian Zhuang 	/* unreset mmc0 clock domain */
22632e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_RSTDIS0, PERI_RST0_MMC0);
22732e9fc1aSHaojian Zhuang 	do {
22832e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0);
22932e9fc1aSHaojian Zhuang 	} while (data & PERI_RST0_MMC0);
23032e9fc1aSHaojian Zhuang }
23132e9fc1aSHaojian Zhuang 
23232e9fc1aSHaojian Zhuang static void hikey_boardid_init(void)
23332e9fc1aSHaojian Zhuang {
23432e9fc1aSHaojian Zhuang 	u_register_t midr;
23532e9fc1aSHaojian Zhuang 
23632e9fc1aSHaojian Zhuang 	midr = read_midr();
23732e9fc1aSHaojian Zhuang 	mmio_write_32(MEMORY_AXI_CHIP_ADDR, midr);
23832e9fc1aSHaojian Zhuang 	INFO("[BDID] [%x] midr: 0x%x\n", MEMORY_AXI_CHIP_ADDR,
23932e9fc1aSHaojian Zhuang 	     (unsigned int)midr);
24032e9fc1aSHaojian Zhuang 
24132e9fc1aSHaojian Zhuang 	mmio_write_32(MEMORY_AXI_BOARD_TYPE_ADDR, 0);
24232e9fc1aSHaojian Zhuang 	mmio_write_32(MEMORY_AXI_BOARD_ID_ADDR, 0x2b);
24332e9fc1aSHaojian Zhuang 
24432e9fc1aSHaojian Zhuang 	mmio_write_32(ACPU_ARM64_FLAGA, 0x1234);
24532e9fc1aSHaojian Zhuang 	mmio_write_32(ACPU_ARM64_FLAGB, 0x5678);
24632e9fc1aSHaojian Zhuang }
24732e9fc1aSHaojian Zhuang 
24832e9fc1aSHaojian Zhuang static void hikey_sd_init(void)
24932e9fc1aSHaojian Zhuang {
25032e9fc1aSHaojian Zhuang 	/* switch pinmux to SD */
25132e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_CLK, IOMG_MUX_FUNC0);
25232e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_CMD, IOMG_MUX_FUNC0);
25332e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA0, IOMG_MUX_FUNC0);
25432e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA1, IOMG_MUX_FUNC0);
25532e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA2, IOMG_MUX_FUNC0);
25632e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA3, IOMG_MUX_FUNC0);
25732e9fc1aSHaojian Zhuang 
25832e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_CLK, IOCG_INPUT_16MA);
25932e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_CMD, IOCG_INPUT_12MA);
26032e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA0, IOCG_INPUT_12MA);
26132e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA1, IOCG_INPUT_12MA);
26232e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA2, IOCG_INPUT_12MA);
26332e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA3, IOCG_INPUT_12MA);
26432e9fc1aSHaojian Zhuang 
26532e9fc1aSHaojian Zhuang 	/* set SD Card detect as nopull */
26632e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_GPIO8, 0);
26732e9fc1aSHaojian Zhuang }
26832e9fc1aSHaojian Zhuang 
26932e9fc1aSHaojian Zhuang static void hikey_jumper_init(void)
27032e9fc1aSHaojian Zhuang {
27132e9fc1aSHaojian Zhuang 	/* set jumper detect as nopull */
27232e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_GPIO24, 0);
27332e9fc1aSHaojian Zhuang 	/* set jumper detect as GPIO */
27432e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_GPIO24, IOMG_MUX_FUNC0);
27532e9fc1aSHaojian Zhuang }
27632e9fc1aSHaojian Zhuang 
277a628b1abSHaojian Zhuang void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2,
278a628b1abSHaojian Zhuang 				  u_register_t arg3, u_register_t arg4)
279a628b1abSHaojian Zhuang {
280a628b1abSHaojian Zhuang 	/* Initialize the console to provide early debug support */
281a628b1abSHaojian Zhuang 	console_init(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, PL011_BAUDRATE);
282a628b1abSHaojian Zhuang 	/*
283a628b1abSHaojian Zhuang 	 * Allow BL2 to see the whole Trusted RAM.
284a628b1abSHaojian Zhuang 	 */
285a628b1abSHaojian Zhuang 	bl2_el3_tzram_layout.total_base = BL2_RW_BASE;
286a628b1abSHaojian Zhuang 	bl2_el3_tzram_layout.total_size = BL31_LIMIT - BL2_RW_BASE;
287a628b1abSHaojian Zhuang }
288a628b1abSHaojian Zhuang 
289a628b1abSHaojian Zhuang void bl2_el3_plat_arch_setup(void)
290a628b1abSHaojian Zhuang {
291a628b1abSHaojian Zhuang 	hikey_init_mmu_el3(bl2_el3_tzram_layout.total_base,
292a628b1abSHaojian Zhuang 			   bl2_el3_tzram_layout.total_size,
293a628b1abSHaojian Zhuang 			   BL2_RO_BASE,
294a628b1abSHaojian Zhuang 			   BL2_RO_LIMIT,
295a628b1abSHaojian Zhuang 			   BL2_COHERENT_RAM_BASE,
296a628b1abSHaojian Zhuang 			   BL2_COHERENT_RAM_LIMIT);
297a628b1abSHaojian Zhuang }
298a628b1abSHaojian Zhuang 
299a628b1abSHaojian Zhuang void bl2_platform_setup(void)
30032e9fc1aSHaojian Zhuang {
30132e9fc1aSHaojian Zhuang 	dw_mmc_params_t params;
302*261e43b7SHaojian Zhuang 	struct mmc_device_info info;
30332e9fc1aSHaojian Zhuang 
304a628b1abSHaojian Zhuang 	hikey_sp804_init();
305a628b1abSHaojian Zhuang 	hikey_gpio_init();
306a628b1abSHaojian Zhuang 	hikey_pmussi_init();
307a628b1abSHaojian Zhuang 	hikey_hi6553_init();
308ed253f54SHaojian Zhuang 	/* Clear SRAM since it'll be used by MCU right now. */
309ed253f54SHaojian Zhuang 	memset((void *)SRAM_BASE, 0, SRAM_SIZE);
31032e9fc1aSHaojian Zhuang 
311a628b1abSHaojian Zhuang 	dsb();
312483dce7eSHaojian Zhuang 	hikey_ddr_init(DDR_FREQ_800M);
313a628b1abSHaojian Zhuang 	hikey_security_setup();
31432e9fc1aSHaojian Zhuang 
31532e9fc1aSHaojian Zhuang 	hikey_boardid_init();
31632e9fc1aSHaojian Zhuang 	init_acpu_dvfs();
317a628b1abSHaojian Zhuang 	hikey_rtc_init();
31832e9fc1aSHaojian Zhuang 	hikey_sd_init();
31932e9fc1aSHaojian Zhuang 	hikey_jumper_init();
32032e9fc1aSHaojian Zhuang 
321a628b1abSHaojian Zhuang 	hikey_mmc_pll_init();
322a628b1abSHaojian Zhuang 
323ed253f54SHaojian Zhuang 	/* Clean SRAM before MCU used */
324ed253f54SHaojian Zhuang 	clean_dcache_range(SRAM_BASE, SRAM_SIZE);
325ed253f54SHaojian Zhuang 
32632e9fc1aSHaojian Zhuang 	reset_dwmmc_clk();
32732e9fc1aSHaojian Zhuang 	memset(&params, 0, sizeof(dw_mmc_params_t));
32832e9fc1aSHaojian Zhuang 	params.reg_base = DWMMC0_BASE;
32932e9fc1aSHaojian Zhuang 	params.desc_base = HIKEY_MMC_DESC_BASE;
33032e9fc1aSHaojian Zhuang 	params.desc_size = 1 << 20;
33132e9fc1aSHaojian Zhuang 	params.clk_rate = 24 * 1000 * 1000;
332*261e43b7SHaojian Zhuang 	params.bus_width = MMC_BUS_WIDTH_8;
333*261e43b7SHaojian Zhuang 	params.flags = MMC_FLAG_CMD23;
334*261e43b7SHaojian Zhuang 	info.mmc_dev_type = MMC_IS_EMMC;
335*261e43b7SHaojian Zhuang 	dw_mmc_init(&params, &info);
33632e9fc1aSHaojian Zhuang 
33732e9fc1aSHaojian Zhuang 	hikey_io_setup();
33832e9fc1aSHaojian Zhuang }
339