xref: /rk3399_ARM-atf/plat/hisilicon/hikey/hikey_bl2_setup.c (revision 103c213c0d82f08cf72c3e4de435bab9683d4ed5)
132e9fc1aSHaojian Zhuang /*
2*103c213cSHaojian Zhuang  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
332e9fc1aSHaojian Zhuang  *
432e9fc1aSHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
532e9fc1aSHaojian Zhuang  */
632e9fc1aSHaojian Zhuang 
732e9fc1aSHaojian Zhuang #include <arch_helpers.h>
832e9fc1aSHaojian Zhuang #include <assert.h>
932e9fc1aSHaojian Zhuang #include <bl_common.h>
1032e9fc1aSHaojian Zhuang #include <console.h>
1132e9fc1aSHaojian Zhuang #include <debug.h>
122de0c5ccSVictor Chong #include <desc_image_load.h>
1332e9fc1aSHaojian Zhuang #include <dw_mmc.h>
1432e9fc1aSHaojian Zhuang #include <emmc.h>
1532e9fc1aSHaojian Zhuang #include <errno.h>
1632e9fc1aSHaojian Zhuang #include <hi6220.h>
1732e9fc1aSHaojian Zhuang #include <hisi_mcu.h>
1832e9fc1aSHaojian Zhuang #include <hisi_sram_map.h>
1932e9fc1aSHaojian Zhuang #include <mmio.h>
20b16bb16eSVictor Chong #ifdef SPD_opteed
21b16bb16eSVictor Chong #include <optee_utils.h>
22b16bb16eSVictor Chong #endif
2332e9fc1aSHaojian Zhuang #include <platform_def.h>
2432e9fc1aSHaojian Zhuang #include <sp804_delay_timer.h>
2532e9fc1aSHaojian Zhuang #include <string.h>
2632e9fc1aSHaojian Zhuang 
2732e9fc1aSHaojian Zhuang #include "hikey_def.h"
2832e9fc1aSHaojian Zhuang #include "hikey_private.h"
2932e9fc1aSHaojian Zhuang 
3032e9fc1aSHaojian Zhuang /*
3132e9fc1aSHaojian Zhuang  * The next 2 constants identify the extents of the code & RO data region.
3232e9fc1aSHaojian Zhuang  * These addresses are used by the MMU setup code and therefore they must be
3332e9fc1aSHaojian Zhuang  * page-aligned.  It is the responsibility of the linker script to ensure that
3432e9fc1aSHaojian Zhuang  * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
3532e9fc1aSHaojian Zhuang  */
3632e9fc1aSHaojian Zhuang #define BL2_RO_BASE (unsigned long)(&__RO_START__)
3732e9fc1aSHaojian Zhuang #define BL2_RO_LIMIT (unsigned long)(&__RO_END__)
3832e9fc1aSHaojian Zhuang 
3932e9fc1aSHaojian Zhuang /*
4032e9fc1aSHaojian Zhuang  * The next 2 constants identify the extents of the coherent memory region.
4132e9fc1aSHaojian Zhuang  * These addresses are used by the MMU setup code and therefore they must be
4232e9fc1aSHaojian Zhuang  * page-aligned.  It is the responsibility of the linker script to ensure that
4332e9fc1aSHaojian Zhuang  * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to
4432e9fc1aSHaojian Zhuang  * page-aligned addresses.
4532e9fc1aSHaojian Zhuang  */
4632e9fc1aSHaojian Zhuang #define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
4732e9fc1aSHaojian Zhuang #define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
4832e9fc1aSHaojian Zhuang 
4932e9fc1aSHaojian Zhuang static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
5032e9fc1aSHaojian Zhuang 
512de0c5ccSVictor Chong /*******************************************************************************
522de0c5ccSVictor Chong  * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol.
532de0c5ccSVictor Chong  * Return 0 on success, -1 otherwise.
542de0c5ccSVictor Chong  ******************************************************************************/
552de0c5ccSVictor Chong int plat_hikey_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info)
5632e9fc1aSHaojian Zhuang {
5732e9fc1aSHaojian Zhuang 	/* Enable MCU SRAM */
5832e9fc1aSHaojian Zhuang 	hisi_mcu_enable_sram();
5932e9fc1aSHaojian Zhuang 
6032e9fc1aSHaojian Zhuang 	/* Load MCU binary into SRAM */
6132e9fc1aSHaojian Zhuang 	hisi_mcu_load_image(scp_bl2_image_info->image_base,
6232e9fc1aSHaojian Zhuang 			    scp_bl2_image_info->image_size);
6332e9fc1aSHaojian Zhuang 	/* Let MCU running */
6432e9fc1aSHaojian Zhuang 	hisi_mcu_start_run();
6532e9fc1aSHaojian Zhuang 
6632e9fc1aSHaojian Zhuang 	INFO("%s: MCU PC is at 0x%x\n",
6732e9fc1aSHaojian Zhuang 	     __func__, mmio_read_32(AO_SC_MCU_SUBSYS_STAT2));
6832e9fc1aSHaojian Zhuang 	INFO("%s: AO_SC_PERIPH_CLKSTAT4 is 0x%x\n",
6932e9fc1aSHaojian Zhuang 	     __func__, mmio_read_32(AO_SC_PERIPH_CLKSTAT4));
7032e9fc1aSHaojian Zhuang 	return 0;
7132e9fc1aSHaojian Zhuang }
7232e9fc1aSHaojian Zhuang 
732de0c5ccSVictor Chong /*******************************************************************************
742de0c5ccSVictor Chong  * Gets SPSR for BL32 entry
752de0c5ccSVictor Chong  ******************************************************************************/
762de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl32_entry(void)
772de0c5ccSVictor Chong {
782de0c5ccSVictor Chong 	/*
792de0c5ccSVictor Chong 	 * The Secure Payload Dispatcher service is responsible for
802de0c5ccSVictor Chong 	 * setting the SPSR prior to entry into the BL3-2 image.
812de0c5ccSVictor Chong 	 */
822de0c5ccSVictor Chong 	return 0;
832de0c5ccSVictor Chong }
842de0c5ccSVictor Chong 
852de0c5ccSVictor Chong /*******************************************************************************
862de0c5ccSVictor Chong  * Gets SPSR for BL33 entry
872de0c5ccSVictor Chong  ******************************************************************************/
882de0c5ccSVictor Chong #ifndef AARCH32
892de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void)
902de0c5ccSVictor Chong {
912de0c5ccSVictor Chong 	unsigned int mode;
922de0c5ccSVictor Chong 	uint32_t spsr;
932de0c5ccSVictor Chong 
942de0c5ccSVictor Chong 	/* Figure out what mode we enter the non-secure world in */
952de0c5ccSVictor Chong 	mode = EL_IMPLEMENTED(2) ? MODE_EL2 : MODE_EL1;
962de0c5ccSVictor Chong 
972de0c5ccSVictor Chong 	/*
982de0c5ccSVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
992de0c5ccSVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
1002de0c5ccSVictor Chong 	 * well.
1012de0c5ccSVictor Chong 	 */
1022de0c5ccSVictor Chong 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
1032de0c5ccSVictor Chong 	return spsr;
1042de0c5ccSVictor Chong }
1052de0c5ccSVictor Chong #else
1062de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void)
1072de0c5ccSVictor Chong {
1082de0c5ccSVictor Chong 	unsigned int hyp_status, mode, spsr;
1092de0c5ccSVictor Chong 
1102de0c5ccSVictor Chong 	hyp_status = GET_VIRT_EXT(read_id_pfr1());
1112de0c5ccSVictor Chong 
1122de0c5ccSVictor Chong 	mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
1132de0c5ccSVictor Chong 
1142de0c5ccSVictor Chong 	/*
1152de0c5ccSVictor Chong 	 * TODO: Consider the possibility of specifying the SPSR in
1162de0c5ccSVictor Chong 	 * the FIP ToC and allowing the platform to have a say as
1172de0c5ccSVictor Chong 	 * well.
1182de0c5ccSVictor Chong 	 */
1192de0c5ccSVictor Chong 	spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
1202de0c5ccSVictor Chong 			SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
1212de0c5ccSVictor Chong 	return spsr;
1222de0c5ccSVictor Chong }
1232de0c5ccSVictor Chong #endif /* AARCH32 */
1242de0c5ccSVictor Chong 
1252de0c5ccSVictor Chong int hikey_bl2_handle_post_image_load(unsigned int image_id)
1262de0c5ccSVictor Chong {
1272de0c5ccSVictor Chong 	int err = 0;
1282de0c5ccSVictor Chong 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
129b16bb16eSVictor Chong #ifdef SPD_opteed
130b16bb16eSVictor Chong 	bl_mem_params_node_t *pager_mem_params = NULL;
131b16bb16eSVictor Chong 	bl_mem_params_node_t *paged_mem_params = NULL;
132b16bb16eSVictor Chong #endif
1332de0c5ccSVictor Chong 	assert(bl_mem_params);
1342de0c5ccSVictor Chong 
1352de0c5ccSVictor Chong 	switch (image_id) {
1362de0c5ccSVictor Chong #ifdef AARCH64
1372de0c5ccSVictor Chong 	case BL32_IMAGE_ID:
138b16bb16eSVictor Chong #ifdef SPD_opteed
139b16bb16eSVictor Chong 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
140b16bb16eSVictor Chong 		assert(pager_mem_params);
141b16bb16eSVictor Chong 
142b16bb16eSVictor Chong 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
143b16bb16eSVictor Chong 		assert(paged_mem_params);
144b16bb16eSVictor Chong 
145b16bb16eSVictor Chong 		err = parse_optee_header(&bl_mem_params->ep_info,
146b16bb16eSVictor Chong 				&pager_mem_params->image_info,
147b16bb16eSVictor Chong 				&paged_mem_params->image_info);
148b16bb16eSVictor Chong 		if (err != 0) {
149b16bb16eSVictor Chong 			WARN("OPTEE header parse error.\n");
150b16bb16eSVictor Chong 		}
151b16bb16eSVictor Chong #endif
1522de0c5ccSVictor Chong 		bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl32_entry();
1532de0c5ccSVictor Chong 		break;
1542de0c5ccSVictor Chong #endif
1552de0c5ccSVictor Chong 
1562de0c5ccSVictor Chong 	case BL33_IMAGE_ID:
1572de0c5ccSVictor Chong 		/* BL33 expects to receive the primary CPU MPID (through r0) */
1582de0c5ccSVictor Chong 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
1592de0c5ccSVictor Chong 		bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl33_entry();
1602de0c5ccSVictor Chong 		break;
1612de0c5ccSVictor Chong 
1622de0c5ccSVictor Chong #ifdef SCP_BL2_BASE
1632de0c5ccSVictor Chong 	case SCP_BL2_IMAGE_ID:
1642de0c5ccSVictor Chong 		/* The subsequent handling of SCP_BL2 is platform specific */
1652de0c5ccSVictor Chong 		err = plat_hikey_bl2_handle_scp_bl2(&bl_mem_params->image_info);
1662de0c5ccSVictor Chong 		if (err) {
1672de0c5ccSVictor Chong 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
1682de0c5ccSVictor Chong 		}
1692de0c5ccSVictor Chong 		break;
1702de0c5ccSVictor Chong #endif
1712de0c5ccSVictor Chong 	}
1722de0c5ccSVictor Chong 
1732de0c5ccSVictor Chong 	return err;
1742de0c5ccSVictor Chong }
1752de0c5ccSVictor Chong 
1762de0c5ccSVictor Chong /*******************************************************************************
1772de0c5ccSVictor Chong  * This function can be used by the platforms to update/use image
1782de0c5ccSVictor Chong  * information for given `image_id`.
1792de0c5ccSVictor Chong  ******************************************************************************/
1802de0c5ccSVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id)
1812de0c5ccSVictor Chong {
1822de0c5ccSVictor Chong 	return hikey_bl2_handle_post_image_load(image_id);
1832de0c5ccSVictor Chong }
1842de0c5ccSVictor Chong 
18532e9fc1aSHaojian Zhuang static void reset_dwmmc_clk(void)
18632e9fc1aSHaojian Zhuang {
18732e9fc1aSHaojian Zhuang 	unsigned int data;
18832e9fc1aSHaojian Zhuang 
18932e9fc1aSHaojian Zhuang 	/* disable mmc0 bus clock */
19032e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CLKDIS0, PERI_CLK0_MMC0);
19132e9fc1aSHaojian Zhuang 	do {
19232e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0);
19332e9fc1aSHaojian Zhuang 	} while (data & PERI_CLK0_MMC0);
19432e9fc1aSHaojian Zhuang 	/* enable mmc0 bus clock */
19532e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CLKEN0, PERI_CLK0_MMC0);
19632e9fc1aSHaojian Zhuang 	do {
19732e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0);
19832e9fc1aSHaojian Zhuang 	} while (!(data & PERI_CLK0_MMC0));
19932e9fc1aSHaojian Zhuang 	/* reset mmc0 clock domain */
20032e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_RSTEN0, PERI_RST0_MMC0);
20132e9fc1aSHaojian Zhuang 
20232e9fc1aSHaojian Zhuang 	/* bypass mmc0 clock phase */
20332e9fc1aSHaojian Zhuang 	data = mmio_read_32(PERI_SC_PERIPH_CTRL2);
20432e9fc1aSHaojian Zhuang 	data |= 3;
20532e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CTRL2, data);
20632e9fc1aSHaojian Zhuang 
20732e9fc1aSHaojian Zhuang 	/* disable low power */
20832e9fc1aSHaojian Zhuang 	data = mmio_read_32(PERI_SC_PERIPH_CTRL13);
20932e9fc1aSHaojian Zhuang 	data |= 1 << 3;
21032e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_CTRL13, data);
21132e9fc1aSHaojian Zhuang 	do {
21232e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0);
21332e9fc1aSHaojian Zhuang 	} while (!(data & PERI_RST0_MMC0));
21432e9fc1aSHaojian Zhuang 
21532e9fc1aSHaojian Zhuang 	/* unreset mmc0 clock domain */
21632e9fc1aSHaojian Zhuang 	mmio_write_32(PERI_SC_PERIPH_RSTDIS0, PERI_RST0_MMC0);
21732e9fc1aSHaojian Zhuang 	do {
21832e9fc1aSHaojian Zhuang 		data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0);
21932e9fc1aSHaojian Zhuang 	} while (data & PERI_RST0_MMC0);
22032e9fc1aSHaojian Zhuang }
22132e9fc1aSHaojian Zhuang 
22232e9fc1aSHaojian Zhuang static void hikey_boardid_init(void)
22332e9fc1aSHaojian Zhuang {
22432e9fc1aSHaojian Zhuang 	u_register_t midr;
22532e9fc1aSHaojian Zhuang 
22632e9fc1aSHaojian Zhuang 	midr = read_midr();
22732e9fc1aSHaojian Zhuang 	mmio_write_32(MEMORY_AXI_CHIP_ADDR, midr);
22832e9fc1aSHaojian Zhuang 	INFO("[BDID] [%x] midr: 0x%x\n", MEMORY_AXI_CHIP_ADDR,
22932e9fc1aSHaojian Zhuang 	     (unsigned int)midr);
23032e9fc1aSHaojian Zhuang 
23132e9fc1aSHaojian Zhuang 	mmio_write_32(MEMORY_AXI_BOARD_TYPE_ADDR, 0);
23232e9fc1aSHaojian Zhuang 	mmio_write_32(MEMORY_AXI_BOARD_ID_ADDR, 0x2b);
23332e9fc1aSHaojian Zhuang 
23432e9fc1aSHaojian Zhuang 	mmio_write_32(ACPU_ARM64_FLAGA, 0x1234);
23532e9fc1aSHaojian Zhuang 	mmio_write_32(ACPU_ARM64_FLAGB, 0x5678);
23632e9fc1aSHaojian Zhuang }
23732e9fc1aSHaojian Zhuang 
23832e9fc1aSHaojian Zhuang static void hikey_sd_init(void)
23932e9fc1aSHaojian Zhuang {
24032e9fc1aSHaojian Zhuang 	/* switch pinmux to SD */
24132e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_CLK, IOMG_MUX_FUNC0);
24232e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_CMD, IOMG_MUX_FUNC0);
24332e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA0, IOMG_MUX_FUNC0);
24432e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA1, IOMG_MUX_FUNC0);
24532e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA2, IOMG_MUX_FUNC0);
24632e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_SD_DATA3, IOMG_MUX_FUNC0);
24732e9fc1aSHaojian Zhuang 
24832e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_CLK, IOCG_INPUT_16MA);
24932e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_CMD, IOCG_INPUT_12MA);
25032e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA0, IOCG_INPUT_12MA);
25132e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA1, IOCG_INPUT_12MA);
25232e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA2, IOCG_INPUT_12MA);
25332e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_SD_DATA3, IOCG_INPUT_12MA);
25432e9fc1aSHaojian Zhuang 
25532e9fc1aSHaojian Zhuang 	/* set SD Card detect as nopull */
25632e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_GPIO8, 0);
25732e9fc1aSHaojian Zhuang }
25832e9fc1aSHaojian Zhuang 
25932e9fc1aSHaojian Zhuang static void hikey_jumper_init(void)
26032e9fc1aSHaojian Zhuang {
26132e9fc1aSHaojian Zhuang 	/* set jumper detect as nopull */
26232e9fc1aSHaojian Zhuang 	mmio_write_32(IOCG_GPIO24, 0);
26332e9fc1aSHaojian Zhuang 	/* set jumper detect as GPIO */
26432e9fc1aSHaojian Zhuang 	mmio_write_32(IOMG_GPIO24, IOMG_MUX_FUNC0);
26532e9fc1aSHaojian Zhuang }
26632e9fc1aSHaojian Zhuang 
26732e9fc1aSHaojian Zhuang void bl2_early_platform_setup(meminfo_t *mem_layout)
26832e9fc1aSHaojian Zhuang {
26932e9fc1aSHaojian Zhuang 	dw_mmc_params_t params;
27032e9fc1aSHaojian Zhuang 
27132e9fc1aSHaojian Zhuang 	/* Initialize the console to provide early debug support */
27232e9fc1aSHaojian Zhuang 	console_init(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, PL011_BAUDRATE);
27332e9fc1aSHaojian Zhuang 
27432e9fc1aSHaojian Zhuang 	/* Setup the BL2 memory layout */
27532e9fc1aSHaojian Zhuang 	bl2_tzram_layout = *mem_layout;
27632e9fc1aSHaojian Zhuang 
27732e9fc1aSHaojian Zhuang 	/* Clear SRAM since it'll be used by MCU right now. */
27832e9fc1aSHaojian Zhuang 	memset((void *)SRAM_BASE, 0, SRAM_SIZE);
27932e9fc1aSHaojian Zhuang 
28032e9fc1aSHaojian Zhuang 	sp804_timer_init(SP804_TIMER0_BASE, 10, 192);
28132e9fc1aSHaojian Zhuang 	dsb();
28232e9fc1aSHaojian Zhuang 	hikey_ddr_init();
28332e9fc1aSHaojian Zhuang 
28432e9fc1aSHaojian Zhuang 	hikey_boardid_init();
28532e9fc1aSHaojian Zhuang 	init_acpu_dvfs();
28632e9fc1aSHaojian Zhuang 	hikey_sd_init();
28732e9fc1aSHaojian Zhuang 	hikey_jumper_init();
28832e9fc1aSHaojian Zhuang 
28932e9fc1aSHaojian Zhuang 	reset_dwmmc_clk();
29032e9fc1aSHaojian Zhuang 	memset(&params, 0, sizeof(dw_mmc_params_t));
29132e9fc1aSHaojian Zhuang 	params.reg_base = DWMMC0_BASE;
29232e9fc1aSHaojian Zhuang 	params.desc_base = HIKEY_MMC_DESC_BASE;
29332e9fc1aSHaojian Zhuang 	params.desc_size = 1 << 20;
29432e9fc1aSHaojian Zhuang 	params.clk_rate = 24 * 1000 * 1000;
29532e9fc1aSHaojian Zhuang 	params.bus_width = EMMC_BUS_WIDTH_8;
29632e9fc1aSHaojian Zhuang 	params.flags = EMMC_FLAG_CMD23;
29732e9fc1aSHaojian Zhuang 	dw_mmc_init(&params);
29832e9fc1aSHaojian Zhuang 
29932e9fc1aSHaojian Zhuang 	hikey_io_setup();
30032e9fc1aSHaojian Zhuang }
30132e9fc1aSHaojian Zhuang 
30232e9fc1aSHaojian Zhuang void bl2_plat_arch_setup(void)
30332e9fc1aSHaojian Zhuang {
30432e9fc1aSHaojian Zhuang 	hikey_init_mmu_el1(bl2_tzram_layout.total_base,
30532e9fc1aSHaojian Zhuang 			   bl2_tzram_layout.total_size,
30632e9fc1aSHaojian Zhuang 			   BL2_RO_BASE,
30732e9fc1aSHaojian Zhuang 			   BL2_RO_LIMIT,
30832e9fc1aSHaojian Zhuang 			   BL2_COHERENT_RAM_BASE,
30932e9fc1aSHaojian Zhuang 			   BL2_COHERENT_RAM_LIMIT);
31032e9fc1aSHaojian Zhuang }
31132e9fc1aSHaojian Zhuang 
31232e9fc1aSHaojian Zhuang void bl2_platform_setup(void)
31332e9fc1aSHaojian Zhuang {
3143d5d9f5aSJerome Forissier 	hikey_security_setup();
31532e9fc1aSHaojian Zhuang }
316