132e9fc1aSHaojian Zhuang /* 2103c213cSHaojian Zhuang * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 332e9fc1aSHaojian Zhuang * 432e9fc1aSHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause 532e9fc1aSHaojian Zhuang */ 632e9fc1aSHaojian Zhuang 732e9fc1aSHaojian Zhuang #include <assert.h> 832e9fc1aSHaojian Zhuang #include <errno.h> 9*09d40e0eSAntonio Nino Diaz #include <string.h> 10*09d40e0eSAntonio Nino Diaz 11*09d40e0eSAntonio Nino Diaz #include <platform_def.h> /* also includes hikey_def.h and hikey_layout.h*/ 12*09d40e0eSAntonio Nino Diaz 13*09d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 14*09d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 15*09d40e0eSAntonio Nino Diaz #include <common/debug.h> 16*09d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 17*09d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h> 18*09d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 19*09d40e0eSAntonio Nino Diaz #include <drivers/mmc.h> 20*09d40e0eSAntonio Nino Diaz #include <drivers/synopsys/dw_mmc.h> 21*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 22*09d40e0eSAntonio Nino Diaz #ifdef SPD_opteed 23*09d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h> 24*09d40e0eSAntonio Nino Diaz #endif 25*09d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 26*09d40e0eSAntonio Nino Diaz 2732e9fc1aSHaojian Zhuang #include <hi6220.h> 2832e9fc1aSHaojian Zhuang #include <hisi_mcu.h> 2932e9fc1aSHaojian Zhuang #include <hisi_sram_map.h> 3032e9fc1aSHaojian Zhuang #include "hikey_private.h" 3132e9fc1aSHaojian Zhuang 3232e9fc1aSHaojian Zhuang /* 3332e9fc1aSHaojian Zhuang * The next 2 constants identify the extents of the code & RO data region. 3432e9fc1aSHaojian Zhuang * These addresses are used by the MMU setup code and therefore they must be 3532e9fc1aSHaojian Zhuang * page-aligned. It is the responsibility of the linker script to ensure that 3632e9fc1aSHaojian Zhuang * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses. 3732e9fc1aSHaojian Zhuang */ 3832e9fc1aSHaojian Zhuang #define BL2_RO_BASE (unsigned long)(&__RO_START__) 3932e9fc1aSHaojian Zhuang #define BL2_RO_LIMIT (unsigned long)(&__RO_END__) 4032e9fc1aSHaojian Zhuang 41a628b1abSHaojian Zhuang #define BL2_RW_BASE (BL2_RO_LIMIT) 42a628b1abSHaojian Zhuang 4332e9fc1aSHaojian Zhuang /* 4432e9fc1aSHaojian Zhuang * The next 2 constants identify the extents of the coherent memory region. 4532e9fc1aSHaojian Zhuang * These addresses are used by the MMU setup code and therefore they must be 4632e9fc1aSHaojian Zhuang * page-aligned. It is the responsibility of the linker script to ensure that 4732e9fc1aSHaojian Zhuang * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to 4832e9fc1aSHaojian Zhuang * page-aligned addresses. 4932e9fc1aSHaojian Zhuang */ 5032e9fc1aSHaojian Zhuang #define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) 5132e9fc1aSHaojian Zhuang #define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) 5232e9fc1aSHaojian Zhuang 53a628b1abSHaojian Zhuang static meminfo_t bl2_el3_tzram_layout; 54c779b159SJerome Forissier static console_pl011_t console; 55a628b1abSHaojian Zhuang 56a628b1abSHaojian Zhuang enum { 57a628b1abSHaojian Zhuang BOOT_MODE_RECOVERY = 0, 58a628b1abSHaojian Zhuang BOOT_MODE_NORMAL, 59a628b1abSHaojian Zhuang BOOT_MODE_MASK = 1, 60a628b1abSHaojian Zhuang }; 6132e9fc1aSHaojian Zhuang 622de0c5ccSVictor Chong /******************************************************************************* 632de0c5ccSVictor Chong * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol. 642de0c5ccSVictor Chong * Return 0 on success, -1 otherwise. 652de0c5ccSVictor Chong ******************************************************************************/ 662de0c5ccSVictor Chong int plat_hikey_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info) 6732e9fc1aSHaojian Zhuang { 6832e9fc1aSHaojian Zhuang /* Enable MCU SRAM */ 6932e9fc1aSHaojian Zhuang hisi_mcu_enable_sram(); 7032e9fc1aSHaojian Zhuang 7132e9fc1aSHaojian Zhuang /* Load MCU binary into SRAM */ 7232e9fc1aSHaojian Zhuang hisi_mcu_load_image(scp_bl2_image_info->image_base, 7332e9fc1aSHaojian Zhuang scp_bl2_image_info->image_size); 7432e9fc1aSHaojian Zhuang /* Let MCU running */ 7532e9fc1aSHaojian Zhuang hisi_mcu_start_run(); 7632e9fc1aSHaojian Zhuang 7732e9fc1aSHaojian Zhuang INFO("%s: MCU PC is at 0x%x\n", 7832e9fc1aSHaojian Zhuang __func__, mmio_read_32(AO_SC_MCU_SUBSYS_STAT2)); 7932e9fc1aSHaojian Zhuang INFO("%s: AO_SC_PERIPH_CLKSTAT4 is 0x%x\n", 8032e9fc1aSHaojian Zhuang __func__, mmio_read_32(AO_SC_PERIPH_CLKSTAT4)); 8132e9fc1aSHaojian Zhuang return 0; 8232e9fc1aSHaojian Zhuang } 8332e9fc1aSHaojian Zhuang 842de0c5ccSVictor Chong /******************************************************************************* 852de0c5ccSVictor Chong * Gets SPSR for BL32 entry 862de0c5ccSVictor Chong ******************************************************************************/ 872de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl32_entry(void) 882de0c5ccSVictor Chong { 892de0c5ccSVictor Chong /* 902de0c5ccSVictor Chong * The Secure Payload Dispatcher service is responsible for 912de0c5ccSVictor Chong * setting the SPSR prior to entry into the BL3-2 image. 922de0c5ccSVictor Chong */ 932de0c5ccSVictor Chong return 0; 942de0c5ccSVictor Chong } 952de0c5ccSVictor Chong 962de0c5ccSVictor Chong /******************************************************************************* 972de0c5ccSVictor Chong * Gets SPSR for BL33 entry 982de0c5ccSVictor Chong ******************************************************************************/ 992de0c5ccSVictor Chong #ifndef AARCH32 1002de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void) 1012de0c5ccSVictor Chong { 1022de0c5ccSVictor Chong unsigned int mode; 1032de0c5ccSVictor Chong uint32_t spsr; 1042de0c5ccSVictor Chong 1052de0c5ccSVictor Chong /* Figure out what mode we enter the non-secure world in */ 106a0fee747SAntonio Nino Diaz mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1; 1072de0c5ccSVictor Chong 1082de0c5ccSVictor Chong /* 1092de0c5ccSVictor Chong * TODO: Consider the possibility of specifying the SPSR in 1102de0c5ccSVictor Chong * the FIP ToC and allowing the platform to have a say as 1112de0c5ccSVictor Chong * well. 1122de0c5ccSVictor Chong */ 1132de0c5ccSVictor Chong spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 1142de0c5ccSVictor Chong return spsr; 1152de0c5ccSVictor Chong } 1162de0c5ccSVictor Chong #else 1172de0c5ccSVictor Chong uint32_t hikey_get_spsr_for_bl33_entry(void) 1182de0c5ccSVictor Chong { 1192de0c5ccSVictor Chong unsigned int hyp_status, mode, spsr; 1202de0c5ccSVictor Chong 1212de0c5ccSVictor Chong hyp_status = GET_VIRT_EXT(read_id_pfr1()); 1222de0c5ccSVictor Chong 1232de0c5ccSVictor Chong mode = (hyp_status) ? MODE32_hyp : MODE32_svc; 1242de0c5ccSVictor Chong 1252de0c5ccSVictor Chong /* 1262de0c5ccSVictor Chong * TODO: Consider the possibility of specifying the SPSR in 1272de0c5ccSVictor Chong * the FIP ToC and allowing the platform to have a say as 1282de0c5ccSVictor Chong * well. 1292de0c5ccSVictor Chong */ 1302de0c5ccSVictor Chong spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1, 1312de0c5ccSVictor Chong SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS); 1322de0c5ccSVictor Chong return spsr; 1332de0c5ccSVictor Chong } 1342de0c5ccSVictor Chong #endif /* AARCH32 */ 1352de0c5ccSVictor Chong 1362de0c5ccSVictor Chong int hikey_bl2_handle_post_image_load(unsigned int image_id) 1372de0c5ccSVictor Chong { 1382de0c5ccSVictor Chong int err = 0; 1392de0c5ccSVictor Chong bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 140b16bb16eSVictor Chong #ifdef SPD_opteed 141b16bb16eSVictor Chong bl_mem_params_node_t *pager_mem_params = NULL; 142b16bb16eSVictor Chong bl_mem_params_node_t *paged_mem_params = NULL; 143b16bb16eSVictor Chong #endif 1442de0c5ccSVictor Chong assert(bl_mem_params); 1452de0c5ccSVictor Chong 1462de0c5ccSVictor Chong switch (image_id) { 1472de0c5ccSVictor Chong #ifdef AARCH64 1482de0c5ccSVictor Chong case BL32_IMAGE_ID: 149b16bb16eSVictor Chong #ifdef SPD_opteed 150b16bb16eSVictor Chong pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 151b16bb16eSVictor Chong assert(pager_mem_params); 152b16bb16eSVictor Chong 153b16bb16eSVictor Chong paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 154b16bb16eSVictor Chong assert(paged_mem_params); 155b16bb16eSVictor Chong 156b16bb16eSVictor Chong err = parse_optee_header(&bl_mem_params->ep_info, 157b16bb16eSVictor Chong &pager_mem_params->image_info, 158b16bb16eSVictor Chong &paged_mem_params->image_info); 159b16bb16eSVictor Chong if (err != 0) { 160b16bb16eSVictor Chong WARN("OPTEE header parse error.\n"); 161b16bb16eSVictor Chong } 162b16bb16eSVictor Chong #endif 1632de0c5ccSVictor Chong bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl32_entry(); 1642de0c5ccSVictor Chong break; 1652de0c5ccSVictor Chong #endif 1662de0c5ccSVictor Chong 1672de0c5ccSVictor Chong case BL33_IMAGE_ID: 1682de0c5ccSVictor Chong /* BL33 expects to receive the primary CPU MPID (through r0) */ 1692de0c5ccSVictor Chong bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 1702de0c5ccSVictor Chong bl_mem_params->ep_info.spsr = hikey_get_spsr_for_bl33_entry(); 1712de0c5ccSVictor Chong break; 1722de0c5ccSVictor Chong 1732de0c5ccSVictor Chong #ifdef SCP_BL2_BASE 1742de0c5ccSVictor Chong case SCP_BL2_IMAGE_ID: 1752de0c5ccSVictor Chong /* The subsequent handling of SCP_BL2 is platform specific */ 1762de0c5ccSVictor Chong err = plat_hikey_bl2_handle_scp_bl2(&bl_mem_params->image_info); 1772de0c5ccSVictor Chong if (err) { 1782de0c5ccSVictor Chong WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 1792de0c5ccSVictor Chong } 1802de0c5ccSVictor Chong break; 1812de0c5ccSVictor Chong #endif 182649c48f5SJonathan Wright default: 183649c48f5SJonathan Wright /* Do nothing in default case */ 184649c48f5SJonathan Wright break; 1852de0c5ccSVictor Chong } 1862de0c5ccSVictor Chong 1872de0c5ccSVictor Chong return err; 1882de0c5ccSVictor Chong } 1892de0c5ccSVictor Chong 1902de0c5ccSVictor Chong /******************************************************************************* 1912de0c5ccSVictor Chong * This function can be used by the platforms to update/use image 1922de0c5ccSVictor Chong * information for given `image_id`. 1932de0c5ccSVictor Chong ******************************************************************************/ 1942de0c5ccSVictor Chong int bl2_plat_handle_post_image_load(unsigned int image_id) 1952de0c5ccSVictor Chong { 1962de0c5ccSVictor Chong return hikey_bl2_handle_post_image_load(image_id); 1972de0c5ccSVictor Chong } 1982de0c5ccSVictor Chong 19932e9fc1aSHaojian Zhuang static void reset_dwmmc_clk(void) 20032e9fc1aSHaojian Zhuang { 20132e9fc1aSHaojian Zhuang unsigned int data; 20232e9fc1aSHaojian Zhuang 20332e9fc1aSHaojian Zhuang /* disable mmc0 bus clock */ 20432e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_CLKDIS0, PERI_CLK0_MMC0); 20532e9fc1aSHaojian Zhuang do { 20632e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0); 20732e9fc1aSHaojian Zhuang } while (data & PERI_CLK0_MMC0); 20832e9fc1aSHaojian Zhuang /* enable mmc0 bus clock */ 20932e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_CLKEN0, PERI_CLK0_MMC0); 21032e9fc1aSHaojian Zhuang do { 21132e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_CLKSTAT0); 21232e9fc1aSHaojian Zhuang } while (!(data & PERI_CLK0_MMC0)); 21332e9fc1aSHaojian Zhuang /* reset mmc0 clock domain */ 21432e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_RSTEN0, PERI_RST0_MMC0); 21532e9fc1aSHaojian Zhuang 21632e9fc1aSHaojian Zhuang /* bypass mmc0 clock phase */ 21732e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_CTRL2); 21832e9fc1aSHaojian Zhuang data |= 3; 21932e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_CTRL2, data); 22032e9fc1aSHaojian Zhuang 22132e9fc1aSHaojian Zhuang /* disable low power */ 22232e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_CTRL13); 22332e9fc1aSHaojian Zhuang data |= 1 << 3; 22432e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_CTRL13, data); 22532e9fc1aSHaojian Zhuang do { 22632e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0); 22732e9fc1aSHaojian Zhuang } while (!(data & PERI_RST0_MMC0)); 22832e9fc1aSHaojian Zhuang 22932e9fc1aSHaojian Zhuang /* unreset mmc0 clock domain */ 23032e9fc1aSHaojian Zhuang mmio_write_32(PERI_SC_PERIPH_RSTDIS0, PERI_RST0_MMC0); 23132e9fc1aSHaojian Zhuang do { 23232e9fc1aSHaojian Zhuang data = mmio_read_32(PERI_SC_PERIPH_RSTSTAT0); 23332e9fc1aSHaojian Zhuang } while (data & PERI_RST0_MMC0); 23432e9fc1aSHaojian Zhuang } 23532e9fc1aSHaojian Zhuang 23632e9fc1aSHaojian Zhuang static void hikey_boardid_init(void) 23732e9fc1aSHaojian Zhuang { 23832e9fc1aSHaojian Zhuang u_register_t midr; 23932e9fc1aSHaojian Zhuang 24032e9fc1aSHaojian Zhuang midr = read_midr(); 24132e9fc1aSHaojian Zhuang mmio_write_32(MEMORY_AXI_CHIP_ADDR, midr); 24232e9fc1aSHaojian Zhuang INFO("[BDID] [%x] midr: 0x%x\n", MEMORY_AXI_CHIP_ADDR, 24332e9fc1aSHaojian Zhuang (unsigned int)midr); 24432e9fc1aSHaojian Zhuang 24532e9fc1aSHaojian Zhuang mmio_write_32(MEMORY_AXI_BOARD_TYPE_ADDR, 0); 24632e9fc1aSHaojian Zhuang mmio_write_32(MEMORY_AXI_BOARD_ID_ADDR, 0x2b); 24732e9fc1aSHaojian Zhuang 24832e9fc1aSHaojian Zhuang mmio_write_32(ACPU_ARM64_FLAGA, 0x1234); 24932e9fc1aSHaojian Zhuang mmio_write_32(ACPU_ARM64_FLAGB, 0x5678); 25032e9fc1aSHaojian Zhuang } 25132e9fc1aSHaojian Zhuang 25232e9fc1aSHaojian Zhuang static void hikey_sd_init(void) 25332e9fc1aSHaojian Zhuang { 25432e9fc1aSHaojian Zhuang /* switch pinmux to SD */ 25532e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_CLK, IOMG_MUX_FUNC0); 25632e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_CMD, IOMG_MUX_FUNC0); 25732e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_DATA0, IOMG_MUX_FUNC0); 25832e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_DATA1, IOMG_MUX_FUNC0); 25932e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_DATA2, IOMG_MUX_FUNC0); 26032e9fc1aSHaojian Zhuang mmio_write_32(IOMG_SD_DATA3, IOMG_MUX_FUNC0); 26132e9fc1aSHaojian Zhuang 26232e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_CLK, IOCG_INPUT_16MA); 26332e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_CMD, IOCG_INPUT_12MA); 26432e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_DATA0, IOCG_INPUT_12MA); 26532e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_DATA1, IOCG_INPUT_12MA); 26632e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_DATA2, IOCG_INPUT_12MA); 26732e9fc1aSHaojian Zhuang mmio_write_32(IOCG_SD_DATA3, IOCG_INPUT_12MA); 26832e9fc1aSHaojian Zhuang 26932e9fc1aSHaojian Zhuang /* set SD Card detect as nopull */ 27032e9fc1aSHaojian Zhuang mmio_write_32(IOCG_GPIO8, 0); 27132e9fc1aSHaojian Zhuang } 27232e9fc1aSHaojian Zhuang 27332e9fc1aSHaojian Zhuang static void hikey_jumper_init(void) 27432e9fc1aSHaojian Zhuang { 27532e9fc1aSHaojian Zhuang /* set jumper detect as nopull */ 27632e9fc1aSHaojian Zhuang mmio_write_32(IOCG_GPIO24, 0); 27732e9fc1aSHaojian Zhuang /* set jumper detect as GPIO */ 27832e9fc1aSHaojian Zhuang mmio_write_32(IOMG_GPIO24, IOMG_MUX_FUNC0); 27932e9fc1aSHaojian Zhuang } 28032e9fc1aSHaojian Zhuang 281a628b1abSHaojian Zhuang void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2, 282a628b1abSHaojian Zhuang u_register_t arg3, u_register_t arg4) 283a628b1abSHaojian Zhuang { 284a628b1abSHaojian Zhuang /* Initialize the console to provide early debug support */ 285c779b159SJerome Forissier console_pl011_register(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, 286c779b159SJerome Forissier PL011_BAUDRATE, &console); 287a628b1abSHaojian Zhuang /* 288a628b1abSHaojian Zhuang * Allow BL2 to see the whole Trusted RAM. 289a628b1abSHaojian Zhuang */ 290a628b1abSHaojian Zhuang bl2_el3_tzram_layout.total_base = BL2_RW_BASE; 291a628b1abSHaojian Zhuang bl2_el3_tzram_layout.total_size = BL31_LIMIT - BL2_RW_BASE; 292a628b1abSHaojian Zhuang } 293a628b1abSHaojian Zhuang 294a628b1abSHaojian Zhuang void bl2_el3_plat_arch_setup(void) 295a628b1abSHaojian Zhuang { 296a628b1abSHaojian Zhuang hikey_init_mmu_el3(bl2_el3_tzram_layout.total_base, 297a628b1abSHaojian Zhuang bl2_el3_tzram_layout.total_size, 298a628b1abSHaojian Zhuang BL2_RO_BASE, 299a628b1abSHaojian Zhuang BL2_RO_LIMIT, 300a628b1abSHaojian Zhuang BL2_COHERENT_RAM_BASE, 301a628b1abSHaojian Zhuang BL2_COHERENT_RAM_LIMIT); 302a628b1abSHaojian Zhuang } 303a628b1abSHaojian Zhuang 304a628b1abSHaojian Zhuang void bl2_platform_setup(void) 30532e9fc1aSHaojian Zhuang { 30632e9fc1aSHaojian Zhuang dw_mmc_params_t params; 307261e43b7SHaojian Zhuang struct mmc_device_info info; 30832e9fc1aSHaojian Zhuang 309a628b1abSHaojian Zhuang hikey_sp804_init(); 310a628b1abSHaojian Zhuang hikey_gpio_init(); 311a628b1abSHaojian Zhuang hikey_pmussi_init(); 312a628b1abSHaojian Zhuang hikey_hi6553_init(); 313ed253f54SHaojian Zhuang /* Clear SRAM since it'll be used by MCU right now. */ 314ed253f54SHaojian Zhuang memset((void *)SRAM_BASE, 0, SRAM_SIZE); 31532e9fc1aSHaojian Zhuang 316a628b1abSHaojian Zhuang dsb(); 317483dce7eSHaojian Zhuang hikey_ddr_init(DDR_FREQ_800M); 318a628b1abSHaojian Zhuang hikey_security_setup(); 31932e9fc1aSHaojian Zhuang 32032e9fc1aSHaojian Zhuang hikey_boardid_init(); 32132e9fc1aSHaojian Zhuang init_acpu_dvfs(); 322a628b1abSHaojian Zhuang hikey_rtc_init(); 32332e9fc1aSHaojian Zhuang hikey_sd_init(); 32432e9fc1aSHaojian Zhuang hikey_jumper_init(); 32532e9fc1aSHaojian Zhuang 326a628b1abSHaojian Zhuang hikey_mmc_pll_init(); 327a628b1abSHaojian Zhuang 328ed253f54SHaojian Zhuang /* Clean SRAM before MCU used */ 329ed253f54SHaojian Zhuang clean_dcache_range(SRAM_BASE, SRAM_SIZE); 330ed253f54SHaojian Zhuang 33132e9fc1aSHaojian Zhuang reset_dwmmc_clk(); 33232e9fc1aSHaojian Zhuang memset(¶ms, 0, sizeof(dw_mmc_params_t)); 33332e9fc1aSHaojian Zhuang params.reg_base = DWMMC0_BASE; 33432e9fc1aSHaojian Zhuang params.desc_base = HIKEY_MMC_DESC_BASE; 33532e9fc1aSHaojian Zhuang params.desc_size = 1 << 20; 33632e9fc1aSHaojian Zhuang params.clk_rate = 24 * 1000 * 1000; 337261e43b7SHaojian Zhuang params.bus_width = MMC_BUS_WIDTH_8; 338261e43b7SHaojian Zhuang params.flags = MMC_FLAG_CMD23; 339261e43b7SHaojian Zhuang info.mmc_dev_type = MMC_IS_EMMC; 340261e43b7SHaojian Zhuang dw_mmc_init(¶ms, &info); 34132e9fc1aSHaojian Zhuang 34232e9fc1aSHaojian Zhuang hikey_io_setup(); 34332e9fc1aSHaojian Zhuang } 344