108b167e9SHaojian Zhuang /*
29171ced3SYann Gautier * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
308b167e9SHaojian Zhuang *
408b167e9SHaojian Zhuang * SPDX-License-Identifier: BSD-3-Clause
508b167e9SHaojian Zhuang */
608b167e9SHaojian Zhuang
708b167e9SHaojian Zhuang #include <assert.h>
808b167e9SHaojian Zhuang #include <errno.h>
9*4ce3e99aSScott Branden #include <inttypes.h>
10*4ce3e99aSScott Branden #include <stdint.h>
1109d40e0eSAntonio Nino Diaz #include <string.h>
1209d40e0eSAntonio Nino Diaz
1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1409d40e0eSAntonio Nino Diaz #include <bl1/tbbr/tbbr_img_desc.h>
1509d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1609d40e0eSAntonio Nino Diaz #include <common/debug.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/mmc.h>
1909d40e0eSAntonio Nino Diaz #include <drivers/synopsys/dw_mmc.h>
2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2209d40e0eSAntonio Nino Diaz
2308b167e9SHaojian Zhuang #include <hi6220.h>
244368ae07SMichael Brandl #include <hikey_def.h>
254368ae07SMichael Brandl #include <hikey_layout.h>
2608b167e9SHaojian Zhuang
2708b167e9SHaojian Zhuang #include "hikey_private.h"
2808b167e9SHaojian Zhuang
2908b167e9SHaojian Zhuang /* Data structure which holds the extents of the trusted RAM for BL1 */
3008b167e9SHaojian Zhuang static meminfo_t bl1_tzram_layout;
31f695e1e0SAndre Przywara static console_t console;
329171ced3SYann Gautier static struct mmc_device_info mmc_info;
3308b167e9SHaojian Zhuang
3408b167e9SHaojian Zhuang enum {
3508b167e9SHaojian Zhuang BOOT_NORMAL = 0,
3608b167e9SHaojian Zhuang BOOT_USB_DOWNLOAD,
3708b167e9SHaojian Zhuang BOOT_UART_DOWNLOAD,
3808b167e9SHaojian Zhuang };
3908b167e9SHaojian Zhuang
bl1_plat_sec_mem_layout(void)4008b167e9SHaojian Zhuang meminfo_t *bl1_plat_sec_mem_layout(void)
4108b167e9SHaojian Zhuang {
4208b167e9SHaojian Zhuang return &bl1_tzram_layout;
4308b167e9SHaojian Zhuang }
4408b167e9SHaojian Zhuang
4508b167e9SHaojian Zhuang /*
4608b167e9SHaojian Zhuang * Perform any BL1 specific platform actions.
4708b167e9SHaojian Zhuang */
bl1_early_platform_setup(void)4808b167e9SHaojian Zhuang void bl1_early_platform_setup(void)
4908b167e9SHaojian Zhuang {
5008b167e9SHaojian Zhuang /* Initialize the console to provide early debug support */
51c779b159SJerome Forissier console_pl011_register(CONSOLE_BASE, PL011_UART_CLK_IN_HZ,
52c779b159SJerome Forissier PL011_BAUDRATE, &console);
5308b167e9SHaojian Zhuang
5408b167e9SHaojian Zhuang /* Allow BL1 to see the whole Trusted RAM */
5508b167e9SHaojian Zhuang bl1_tzram_layout.total_base = BL1_RW_BASE;
5608b167e9SHaojian Zhuang bl1_tzram_layout.total_size = BL1_RW_SIZE;
5708b167e9SHaojian Zhuang
5808b167e9SHaojian Zhuang INFO("BL1: 0x%lx - 0x%lx [size = %lu]\n", BL1_RAM_BASE, BL1_RAM_LIMIT,
592de0c5ccSVictor Chong BL1_RAM_LIMIT - BL1_RAM_BASE); /* bl1_size */
6008b167e9SHaojian Zhuang }
6108b167e9SHaojian Zhuang
6208b167e9SHaojian Zhuang /*
6308b167e9SHaojian Zhuang * Perform the very early platform specific architecture setup here. At the
6408b167e9SHaojian Zhuang * moment this only does basic initialization. Later architectural setup
6508b167e9SHaojian Zhuang * (bl1_arch_setup()) does not do anything platform specific.
6608b167e9SHaojian Zhuang */
bl1_plat_arch_setup(void)6708b167e9SHaojian Zhuang void bl1_plat_arch_setup(void)
6808b167e9SHaojian Zhuang {
6908b167e9SHaojian Zhuang hikey_init_mmu_el3(bl1_tzram_layout.total_base,
7008b167e9SHaojian Zhuang bl1_tzram_layout.total_size,
7108b167e9SHaojian Zhuang BL1_RO_BASE,
7208b167e9SHaojian Zhuang BL1_RO_LIMIT,
739f85f9e3SJoel Hutton BL_COHERENT_RAM_BASE,
749f85f9e3SJoel Hutton BL_COHERENT_RAM_END);
7508b167e9SHaojian Zhuang }
7608b167e9SHaojian Zhuang
7708b167e9SHaojian Zhuang /*
7808b167e9SHaojian Zhuang * Function which will perform any remaining platform-specific setup that can
7908b167e9SHaojian Zhuang * occur after the MMU and data cache have been enabled.
8008b167e9SHaojian Zhuang */
bl1_platform_setup(void)8108b167e9SHaojian Zhuang void bl1_platform_setup(void)
8208b167e9SHaojian Zhuang {
8308b167e9SHaojian Zhuang dw_mmc_params_t params;
8408b167e9SHaojian Zhuang
8508b167e9SHaojian Zhuang assert((HIKEY_BL1_MMC_DESC_BASE >= SRAM_BASE) &&
8608b167e9SHaojian Zhuang ((SRAM_BASE + SRAM_SIZE) >=
8708b167e9SHaojian Zhuang (HIKEY_BL1_MMC_DATA_BASE + HIKEY_BL1_MMC_DATA_SIZE)));
8808b167e9SHaojian Zhuang hikey_sp804_init();
8908b167e9SHaojian Zhuang hikey_gpio_init();
9008b167e9SHaojian Zhuang hikey_pmussi_init();
9108b167e9SHaojian Zhuang hikey_hi6553_init();
9208b167e9SHaojian Zhuang
93454748fcSHaojian Zhuang hikey_rtc_init();
94454748fcSHaojian Zhuang
9508b167e9SHaojian Zhuang hikey_mmc_pll_init();
9608b167e9SHaojian Zhuang
9708b167e9SHaojian Zhuang memset(¶ms, 0, sizeof(dw_mmc_params_t));
9808b167e9SHaojian Zhuang params.reg_base = DWMMC0_BASE;
9908b167e9SHaojian Zhuang params.desc_base = HIKEY_BL1_MMC_DESC_BASE;
10008b167e9SHaojian Zhuang params.desc_size = 1 << 20;
10108b167e9SHaojian Zhuang params.clk_rate = 24 * 1000 * 1000;
102261e43b7SHaojian Zhuang params.bus_width = MMC_BUS_WIDTH_8;
103261e43b7SHaojian Zhuang params.flags = MMC_FLAG_CMD23;
1049171ced3SYann Gautier mmc_info.mmc_dev_type = MMC_IS_EMMC;
1059171ced3SYann Gautier dw_mmc_init(¶ms, &mmc_info);
10608b167e9SHaojian Zhuang
10708b167e9SHaojian Zhuang hikey_io_setup();
10808b167e9SHaojian Zhuang }
10908b167e9SHaojian Zhuang
11008b167e9SHaojian Zhuang /*
11108b167e9SHaojian Zhuang * The following function checks if Firmware update is needed,
11208b167e9SHaojian Zhuang * by checking if TOC in FIP image is valid or not.
11308b167e9SHaojian Zhuang */
bl1_plat_get_next_image_id(void)11408b167e9SHaojian Zhuang unsigned int bl1_plat_get_next_image_id(void)
11508b167e9SHaojian Zhuang {
11608b167e9SHaojian Zhuang int32_t boot_mode;
11708b167e9SHaojian Zhuang unsigned int ret;
11808b167e9SHaojian Zhuang
11908b167e9SHaojian Zhuang boot_mode = mmio_read_32(ONCHIPROM_PARAM_BASE);
12008b167e9SHaojian Zhuang switch (boot_mode) {
12108b167e9SHaojian Zhuang case BOOT_USB_DOWNLOAD:
12208b167e9SHaojian Zhuang case BOOT_UART_DOWNLOAD:
12308b167e9SHaojian Zhuang ret = NS_BL1U_IMAGE_ID;
12408b167e9SHaojian Zhuang break;
12508b167e9SHaojian Zhuang default:
12608b167e9SHaojian Zhuang WARN("Invalid boot mode is found:%d\n", boot_mode);
12708b167e9SHaojian Zhuang panic();
12808b167e9SHaojian Zhuang }
12908b167e9SHaojian Zhuang return ret;
13008b167e9SHaojian Zhuang }
13108b167e9SHaojian Zhuang
bl1_plat_get_image_desc(unsigned int image_id)13208b167e9SHaojian Zhuang image_desc_t *bl1_plat_get_image_desc(unsigned int image_id)
13308b167e9SHaojian Zhuang {
13408b167e9SHaojian Zhuang unsigned int index = 0;
13508b167e9SHaojian Zhuang
13608b167e9SHaojian Zhuang while (bl1_tbbr_image_descs[index].image_id != INVALID_IMAGE_ID) {
13708b167e9SHaojian Zhuang if (bl1_tbbr_image_descs[index].image_id == image_id)
13808b167e9SHaojian Zhuang return &bl1_tbbr_image_descs[index];
13908b167e9SHaojian Zhuang
14008b167e9SHaojian Zhuang index++;
14108b167e9SHaojian Zhuang }
14208b167e9SHaojian Zhuang
14308b167e9SHaojian Zhuang return NULL;
14408b167e9SHaojian Zhuang }
14508b167e9SHaojian Zhuang
bl1_plat_set_ep_info(unsigned int image_id,entry_point_info_t * ep_info)14608b167e9SHaojian Zhuang void bl1_plat_set_ep_info(unsigned int image_id,
14708b167e9SHaojian Zhuang entry_point_info_t *ep_info)
14808b167e9SHaojian Zhuang {
14984b589c9SHaojian Zhuang uint64_t data = 0;
15008b167e9SHaojian Zhuang
15108b167e9SHaojian Zhuang if (image_id == BL2_IMAGE_ID)
152a628b1abSHaojian Zhuang panic();
15308b167e9SHaojian Zhuang inv_dcache_range(NS_BL1U_BASE, NS_BL1U_SIZE);
15408b167e9SHaojian Zhuang __asm__ volatile ("mrs %0, cpacr_el1" : "=r"(data));
15508b167e9SHaojian Zhuang do {
15608b167e9SHaojian Zhuang data |= 3 << 20;
15708b167e9SHaojian Zhuang __asm__ volatile ("msr cpacr_el1, %0" : : "r"(data));
15808b167e9SHaojian Zhuang __asm__ volatile ("mrs %0, cpacr_el1" : "=r"(data));
15908b167e9SHaojian Zhuang } while ((data & (3 << 20)) != (3 << 20));
160*4ce3e99aSScott Branden INFO("cpacr_el1:0x%" PRIx64 "\n", data);
16108b167e9SHaojian Zhuang
16208b167e9SHaojian Zhuang ep_info->args.arg0 = 0xffff & read_mpidr();
16308b167e9SHaojian Zhuang ep_info->spsr = SPSR_64(MODE_EL1, MODE_SP_ELX,
16408b167e9SHaojian Zhuang DISABLE_ALL_EXCEPTIONS);
16508b167e9SHaojian Zhuang }
166