xref: /rk3399_ARM-atf/plat/common/plat_gicv3.c (revision ca43b55d22f3a48f408d16d4bedbf677cbdf8f48)
1f14d1886SSoby Mathew /*
2eb68ea9bSJeenu Viswambharan  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3f14d1886SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5f14d1886SSoby Mathew  */
6f14d1886SSoby Mathew #include <arch_helpers.h>
7f14d1886SSoby Mathew #include <assert.h>
8f14d1886SSoby Mathew #include <bl_common.h>
9f14d1886SSoby Mathew #include <cassert.h>
10f14d1886SSoby Mathew #include <gic_common.h>
11f14d1886SSoby Mathew #include <gicv3.h>
12f14d1886SSoby Mathew #include <interrupt_mgmt.h>
13f14d1886SSoby Mathew #include <platform.h>
14f14d1886SSoby Mathew 
153d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
16f14d1886SSoby Mathew 
17f14d1886SSoby Mathew /*
18f14d1886SSoby Mathew  * The following platform GIC functions are weakly defined. They
19f14d1886SSoby Mathew  * provide typical implementations that may be re-used by multiple
20f14d1886SSoby Mathew  * platforms but may also be overridden by a platform if required.
21f14d1886SSoby Mathew  */
22f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_id
23f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_type
24f14d1886SSoby Mathew #pragma weak plat_ic_acknowledge_interrupt
25f14d1886SSoby Mathew #pragma weak plat_ic_get_interrupt_type
26f14d1886SSoby Mathew #pragma weak plat_ic_end_of_interrupt
27f14d1886SSoby Mathew #pragma weak plat_interrupt_type_to_line
28f14d1886SSoby Mathew 
29eb68ea9bSJeenu Viswambharan #pragma weak plat_ic_get_running_priority
30*ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_spi
31*ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_ppi
32*ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_sgi
33eb68ea9bSJeenu Viswambharan 
34f14d1886SSoby Mathew CASSERT((INTR_TYPE_S_EL1 == INTR_GROUP1S) &&
35f14d1886SSoby Mathew 	(INTR_TYPE_NS == INTR_GROUP1NS) &&
36f14d1886SSoby Mathew 	(INTR_TYPE_EL3 == INTR_GROUP0), assert_interrupt_type_mismatch);
37f14d1886SSoby Mathew 
38f14d1886SSoby Mathew /*
39f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
40f14d1886SSoby Mathew  * the Interrupt controller
41f14d1886SSoby Mathew  */
42f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_id(void)
43f14d1886SSoby Mathew {
44f14d1886SSoby Mathew 	unsigned int irqnr;
45f14d1886SSoby Mathew 
46f14d1886SSoby Mathew 	assert(IS_IN_EL3());
47f14d1886SSoby Mathew 	irqnr = gicv3_get_pending_interrupt_id();
48f14d1886SSoby Mathew 	return (gicv3_is_intr_id_special_identifier(irqnr)) ?
49f14d1886SSoby Mathew 				INTR_ID_UNAVAILABLE : irqnr;
50f14d1886SSoby Mathew }
51f14d1886SSoby Mathew 
52f14d1886SSoby Mathew /*
53f14d1886SSoby Mathew  * This function returns the type of the highest priority pending interrupt
54f14d1886SSoby Mathew  * at the Interrupt controller. In the case of GICv3, the Highest Priority
55f14d1886SSoby Mathew  * Pending interrupt system register (`ICC_HPPIR0_EL1`) is read to determine
56f14d1886SSoby Mathew  * the id of the pending interrupt. The type of interrupt depends upon the
57f14d1886SSoby Mathew  * id value as follows.
58f14d1886SSoby Mathew  *   1. id = PENDING_G1S_INTID (1020) is reported as a S-EL1 interrupt
59f14d1886SSoby Mathew  *   2. id = PENDING_G1NS_INTID (1021) is reported as a Non-secure interrupt.
60f14d1886SSoby Mathew  *   3. id = GIC_SPURIOUS_INTERRUPT (1023) is reported as an invalid interrupt
61f14d1886SSoby Mathew  *           type.
62f14d1886SSoby Mathew  *   4. All other interrupt id's are reported as EL3 interrupt.
63f14d1886SSoby Mathew  */
64f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_type(void)
65f14d1886SSoby Mathew {
66f14d1886SSoby Mathew 	unsigned int irqnr;
67f14d1886SSoby Mathew 
68f14d1886SSoby Mathew 	assert(IS_IN_EL3());
69f14d1886SSoby Mathew 	irqnr = gicv3_get_pending_interrupt_type();
70f14d1886SSoby Mathew 
71f14d1886SSoby Mathew 	switch (irqnr) {
72f14d1886SSoby Mathew 	case PENDING_G1S_INTID:
73f14d1886SSoby Mathew 		return INTR_TYPE_S_EL1;
74f14d1886SSoby Mathew 	case PENDING_G1NS_INTID:
75f14d1886SSoby Mathew 		return INTR_TYPE_NS;
76f14d1886SSoby Mathew 	case GIC_SPURIOUS_INTERRUPT:
77f14d1886SSoby Mathew 		return INTR_TYPE_INVAL;
78f14d1886SSoby Mathew 	default:
79f14d1886SSoby Mathew 		return INTR_TYPE_EL3;
80f14d1886SSoby Mathew 	}
81f14d1886SSoby Mathew }
82f14d1886SSoby Mathew 
83f14d1886SSoby Mathew /*
84f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
85f14d1886SSoby Mathew  * the Interrupt controller and indicates to the Interrupt controller
86f14d1886SSoby Mathew  * that the interrupt processing has started.
87f14d1886SSoby Mathew  */
88f14d1886SSoby Mathew uint32_t plat_ic_acknowledge_interrupt(void)
89f14d1886SSoby Mathew {
90f14d1886SSoby Mathew 	assert(IS_IN_EL3());
91f14d1886SSoby Mathew 	return gicv3_acknowledge_interrupt();
92f14d1886SSoby Mathew }
93f14d1886SSoby Mathew 
94f14d1886SSoby Mathew /*
95f14d1886SSoby Mathew  * This function returns the type of the interrupt `id`, depending on how
96f14d1886SSoby Mathew  * the interrupt has been configured in the interrupt controller
97f14d1886SSoby Mathew  */
98f14d1886SSoby Mathew uint32_t plat_ic_get_interrupt_type(uint32_t id)
99f14d1886SSoby Mathew {
100f14d1886SSoby Mathew 	assert(IS_IN_EL3());
101f14d1886SSoby Mathew 	return gicv3_get_interrupt_type(id, plat_my_core_pos());
102f14d1886SSoby Mathew }
103f14d1886SSoby Mathew 
104f14d1886SSoby Mathew /*
105f14d1886SSoby Mathew  * This functions is used to indicate to the interrupt controller that
106f14d1886SSoby Mathew  * the processing of the interrupt corresponding to the `id` has
107f14d1886SSoby Mathew  * finished.
108f14d1886SSoby Mathew  */
109f14d1886SSoby Mathew void plat_ic_end_of_interrupt(uint32_t id)
110f14d1886SSoby Mathew {
111f14d1886SSoby Mathew 	assert(IS_IN_EL3());
112f14d1886SSoby Mathew 	gicv3_end_of_interrupt(id);
113f14d1886SSoby Mathew }
114f14d1886SSoby Mathew 
115f14d1886SSoby Mathew /*
116f14d1886SSoby Mathew  * An ARM processor signals interrupt exceptions through the IRQ and FIQ pins.
117f14d1886SSoby Mathew  * The interrupt controller knows which pin/line it uses to signal a type of
118f14d1886SSoby Mathew  * interrupt. It lets the interrupt management framework determine for a type of
119f14d1886SSoby Mathew  * interrupt and security state, which line should be used in the SCR_EL3 to
120f14d1886SSoby Mathew  * control its routing to EL3. The interrupt line is represented as the bit
121f14d1886SSoby Mathew  * position of the IRQ or FIQ bit in the SCR_EL3.
122f14d1886SSoby Mathew  */
123f14d1886SSoby Mathew uint32_t plat_interrupt_type_to_line(uint32_t type,
124f14d1886SSoby Mathew 				uint32_t security_state)
125f14d1886SSoby Mathew {
126f14d1886SSoby Mathew 	assert(type == INTR_TYPE_S_EL1 ||
127f14d1886SSoby Mathew 	       type == INTR_TYPE_EL3 ||
128f14d1886SSoby Mathew 	       type == INTR_TYPE_NS);
129f14d1886SSoby Mathew 
130f14d1886SSoby Mathew 	assert(sec_state_is_valid(security_state));
131f14d1886SSoby Mathew 	assert(IS_IN_EL3());
132f14d1886SSoby Mathew 
133f14d1886SSoby Mathew 	switch (type) {
134f14d1886SSoby Mathew 	case INTR_TYPE_S_EL1:
135f14d1886SSoby Mathew 		/*
136f14d1886SSoby Mathew 		 * The S-EL1 interrupts are signaled as IRQ in S-EL0/1 contexts
137f14d1886SSoby Mathew 		 * and as FIQ in the NS-EL0/1/2 contexts
138f14d1886SSoby Mathew 		 */
139f14d1886SSoby Mathew 		if (security_state == SECURE)
140f14d1886SSoby Mathew 			return __builtin_ctz(SCR_IRQ_BIT);
141f14d1886SSoby Mathew 		else
142f14d1886SSoby Mathew 			return __builtin_ctz(SCR_FIQ_BIT);
143f14d1886SSoby Mathew 	case INTR_TYPE_NS:
144f14d1886SSoby Mathew 		/*
145f14d1886SSoby Mathew 		 * The Non secure interrupts will be signaled as FIQ in S-EL0/1
146f14d1886SSoby Mathew 		 * contexts and as IRQ in the NS-EL0/1/2 contexts.
147f14d1886SSoby Mathew 		 */
148f14d1886SSoby Mathew 		if (security_state == SECURE)
149f14d1886SSoby Mathew 			return __builtin_ctz(SCR_FIQ_BIT);
150f14d1886SSoby Mathew 		else
151f14d1886SSoby Mathew 			return __builtin_ctz(SCR_IRQ_BIT);
152f14d1886SSoby Mathew 	default:
153f14d1886SSoby Mathew 		assert(0);
154f14d1886SSoby Mathew 		/* Fall through in the release build */
155f14d1886SSoby Mathew 	case INTR_TYPE_EL3:
156f14d1886SSoby Mathew 		/*
157f14d1886SSoby Mathew 		 * The EL3 interrupts are signaled as FIQ in both S-EL0/1 and
158f14d1886SSoby Mathew 		 * NS-EL0/1/2 contexts
159f14d1886SSoby Mathew 		 */
160f14d1886SSoby Mathew 		return __builtin_ctz(SCR_FIQ_BIT);
161f14d1886SSoby Mathew 	}
162f14d1886SSoby Mathew }
163eb68ea9bSJeenu Viswambharan 
164eb68ea9bSJeenu Viswambharan unsigned int plat_ic_get_running_priority(void)
165eb68ea9bSJeenu Viswambharan {
166eb68ea9bSJeenu Viswambharan 	return gicv3_get_running_priority();
167eb68ea9bSJeenu Viswambharan }
168eb68ea9bSJeenu Viswambharan 
169*ca43b55dSJeenu Viswambharan int plat_ic_is_spi(unsigned int id)
170*ca43b55dSJeenu Viswambharan {
171*ca43b55dSJeenu Viswambharan 	return (id >= MIN_SPI_ID) && (id <= MAX_SPI_ID);
172*ca43b55dSJeenu Viswambharan }
173*ca43b55dSJeenu Viswambharan 
174*ca43b55dSJeenu Viswambharan int plat_ic_is_ppi(unsigned int id)
175*ca43b55dSJeenu Viswambharan {
176*ca43b55dSJeenu Viswambharan 	return (id >= MIN_PPI_ID) && (id < MIN_SPI_ID);
177*ca43b55dSJeenu Viswambharan }
178*ca43b55dSJeenu Viswambharan 
179*ca43b55dSJeenu Viswambharan int plat_ic_is_sgi(unsigned int id)
180*ca43b55dSJeenu Viswambharan {
181*ca43b55dSJeenu Viswambharan 	return (id >= MIN_SGI_ID) && (id < MIN_PPI_ID);
182*ca43b55dSJeenu Viswambharan }
183f14d1886SSoby Mathew #endif
1843d8256b2SMasahiro Yamada #ifdef IMAGE_BL32
185f14d1886SSoby Mathew 
186f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_id
187f14d1886SSoby Mathew #pragma weak plat_ic_acknowledge_interrupt
188f14d1886SSoby Mathew #pragma weak plat_ic_end_of_interrupt
189f14d1886SSoby Mathew 
190877cf3ffSSoby Mathew /* In AArch32, the secure group1 interrupts are targeted to Secure PL1 */
191877cf3ffSSoby Mathew #ifdef AARCH32
192877cf3ffSSoby Mathew #define IS_IN_EL1()	IS_IN_SECURE()
193877cf3ffSSoby Mathew #endif
194877cf3ffSSoby Mathew 
195f14d1886SSoby Mathew /*
196f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
197f14d1886SSoby Mathew  * the Interrupt controller
198f14d1886SSoby Mathew  */
199f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_id(void)
200f14d1886SSoby Mathew {
201f14d1886SSoby Mathew 	unsigned int irqnr;
202f14d1886SSoby Mathew 
203f14d1886SSoby Mathew 	assert(IS_IN_EL1());
204f14d1886SSoby Mathew 	irqnr = gicv3_get_pending_interrupt_id_sel1();
205f14d1886SSoby Mathew 	return (irqnr == GIC_SPURIOUS_INTERRUPT) ?
206f14d1886SSoby Mathew 				INTR_ID_UNAVAILABLE : irqnr;
207f14d1886SSoby Mathew }
208f14d1886SSoby Mathew 
209f14d1886SSoby Mathew /*
210f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
211f14d1886SSoby Mathew  * the Interrupt controller and indicates to the Interrupt controller
212f14d1886SSoby Mathew  * that the interrupt processing has started.
213f14d1886SSoby Mathew  */
214f14d1886SSoby Mathew uint32_t plat_ic_acknowledge_interrupt(void)
215f14d1886SSoby Mathew {
216f14d1886SSoby Mathew 	assert(IS_IN_EL1());
217f14d1886SSoby Mathew 	return gicv3_acknowledge_interrupt_sel1();
218f14d1886SSoby Mathew }
219f14d1886SSoby Mathew 
220f14d1886SSoby Mathew /*
221f14d1886SSoby Mathew  * This functions is used to indicate to the interrupt controller that
222f14d1886SSoby Mathew  * the processing of the interrupt corresponding to the `id` has
223f14d1886SSoby Mathew  * finished.
224f14d1886SSoby Mathew  */
225f14d1886SSoby Mathew void plat_ic_end_of_interrupt(uint32_t id)
226f14d1886SSoby Mathew {
227f14d1886SSoby Mathew 	assert(IS_IN_EL1());
228f14d1886SSoby Mathew 	gicv3_end_of_interrupt_sel1(id);
229f14d1886SSoby Mathew }
230f14d1886SSoby Mathew #endif
231