1f14d1886SSoby Mathew /* 2eb68ea9bSJeenu Viswambharan * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3f14d1886SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5f14d1886SSoby Mathew */ 6f14d1886SSoby Mathew #include <arch_helpers.h> 7f14d1886SSoby Mathew #include <assert.h> 8f14d1886SSoby Mathew #include <bl_common.h> 9f14d1886SSoby Mathew #include <cassert.h> 10f14d1886SSoby Mathew #include <gic_common.h> 11f14d1886SSoby Mathew #include <gicv3.h> 12f14d1886SSoby Mathew #include <interrupt_mgmt.h> 13f14d1886SSoby Mathew #include <platform.h> 14f14d1886SSoby Mathew 153d8256b2SMasahiro Yamada #ifdef IMAGE_BL31 16f14d1886SSoby Mathew 17f14d1886SSoby Mathew /* 18f14d1886SSoby Mathew * The following platform GIC functions are weakly defined. They 19f14d1886SSoby Mathew * provide typical implementations that may be re-used by multiple 20f14d1886SSoby Mathew * platforms but may also be overridden by a platform if required. 21f14d1886SSoby Mathew */ 22f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_id 23f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_type 24f14d1886SSoby Mathew #pragma weak plat_ic_acknowledge_interrupt 25f14d1886SSoby Mathew #pragma weak plat_ic_get_interrupt_type 26f14d1886SSoby Mathew #pragma weak plat_ic_end_of_interrupt 27f14d1886SSoby Mathew #pragma weak plat_interrupt_type_to_line 28f14d1886SSoby Mathew 29eb68ea9bSJeenu Viswambharan #pragma weak plat_ic_get_running_priority 30ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_spi 31ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_ppi 32ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_sgi 33cbd3f370SJeenu Viswambharan #pragma weak plat_ic_get_interrupt_active 34*979225f4SJeenu Viswambharan #pragma weak plat_ic_enable_interrupt 35*979225f4SJeenu Viswambharan #pragma weak plat_ic_disable_interrupt 36eb68ea9bSJeenu Viswambharan 37f14d1886SSoby Mathew CASSERT((INTR_TYPE_S_EL1 == INTR_GROUP1S) && 38f14d1886SSoby Mathew (INTR_TYPE_NS == INTR_GROUP1NS) && 39f14d1886SSoby Mathew (INTR_TYPE_EL3 == INTR_GROUP0), assert_interrupt_type_mismatch); 40f14d1886SSoby Mathew 41f14d1886SSoby Mathew /* 42f14d1886SSoby Mathew * This function returns the highest priority pending interrupt at 43f14d1886SSoby Mathew * the Interrupt controller 44f14d1886SSoby Mathew */ 45f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_id(void) 46f14d1886SSoby Mathew { 47f14d1886SSoby Mathew unsigned int irqnr; 48f14d1886SSoby Mathew 49f14d1886SSoby Mathew assert(IS_IN_EL3()); 50f14d1886SSoby Mathew irqnr = gicv3_get_pending_interrupt_id(); 51f14d1886SSoby Mathew return (gicv3_is_intr_id_special_identifier(irqnr)) ? 52f14d1886SSoby Mathew INTR_ID_UNAVAILABLE : irqnr; 53f14d1886SSoby Mathew } 54f14d1886SSoby Mathew 55f14d1886SSoby Mathew /* 56f14d1886SSoby Mathew * This function returns the type of the highest priority pending interrupt 57f14d1886SSoby Mathew * at the Interrupt controller. In the case of GICv3, the Highest Priority 58f14d1886SSoby Mathew * Pending interrupt system register (`ICC_HPPIR0_EL1`) is read to determine 59f14d1886SSoby Mathew * the id of the pending interrupt. The type of interrupt depends upon the 60f14d1886SSoby Mathew * id value as follows. 61f14d1886SSoby Mathew * 1. id = PENDING_G1S_INTID (1020) is reported as a S-EL1 interrupt 62f14d1886SSoby Mathew * 2. id = PENDING_G1NS_INTID (1021) is reported as a Non-secure interrupt. 63f14d1886SSoby Mathew * 3. id = GIC_SPURIOUS_INTERRUPT (1023) is reported as an invalid interrupt 64f14d1886SSoby Mathew * type. 65f14d1886SSoby Mathew * 4. All other interrupt id's are reported as EL3 interrupt. 66f14d1886SSoby Mathew */ 67f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_type(void) 68f14d1886SSoby Mathew { 69f14d1886SSoby Mathew unsigned int irqnr; 70f14d1886SSoby Mathew 71f14d1886SSoby Mathew assert(IS_IN_EL3()); 72f14d1886SSoby Mathew irqnr = gicv3_get_pending_interrupt_type(); 73f14d1886SSoby Mathew 74f14d1886SSoby Mathew switch (irqnr) { 75f14d1886SSoby Mathew case PENDING_G1S_INTID: 76f14d1886SSoby Mathew return INTR_TYPE_S_EL1; 77f14d1886SSoby Mathew case PENDING_G1NS_INTID: 78f14d1886SSoby Mathew return INTR_TYPE_NS; 79f14d1886SSoby Mathew case GIC_SPURIOUS_INTERRUPT: 80f14d1886SSoby Mathew return INTR_TYPE_INVAL; 81f14d1886SSoby Mathew default: 82f14d1886SSoby Mathew return INTR_TYPE_EL3; 83f14d1886SSoby Mathew } 84f14d1886SSoby Mathew } 85f14d1886SSoby Mathew 86f14d1886SSoby Mathew /* 87f14d1886SSoby Mathew * This function returns the highest priority pending interrupt at 88f14d1886SSoby Mathew * the Interrupt controller and indicates to the Interrupt controller 89f14d1886SSoby Mathew * that the interrupt processing has started. 90f14d1886SSoby Mathew */ 91f14d1886SSoby Mathew uint32_t plat_ic_acknowledge_interrupt(void) 92f14d1886SSoby Mathew { 93f14d1886SSoby Mathew assert(IS_IN_EL3()); 94f14d1886SSoby Mathew return gicv3_acknowledge_interrupt(); 95f14d1886SSoby Mathew } 96f14d1886SSoby Mathew 97f14d1886SSoby Mathew /* 98f14d1886SSoby Mathew * This function returns the type of the interrupt `id`, depending on how 99f14d1886SSoby Mathew * the interrupt has been configured in the interrupt controller 100f14d1886SSoby Mathew */ 101f14d1886SSoby Mathew uint32_t plat_ic_get_interrupt_type(uint32_t id) 102f14d1886SSoby Mathew { 103f14d1886SSoby Mathew assert(IS_IN_EL3()); 104f14d1886SSoby Mathew return gicv3_get_interrupt_type(id, plat_my_core_pos()); 105f14d1886SSoby Mathew } 106f14d1886SSoby Mathew 107f14d1886SSoby Mathew /* 108f14d1886SSoby Mathew * This functions is used to indicate to the interrupt controller that 109f14d1886SSoby Mathew * the processing of the interrupt corresponding to the `id` has 110f14d1886SSoby Mathew * finished. 111f14d1886SSoby Mathew */ 112f14d1886SSoby Mathew void plat_ic_end_of_interrupt(uint32_t id) 113f14d1886SSoby Mathew { 114f14d1886SSoby Mathew assert(IS_IN_EL3()); 115f14d1886SSoby Mathew gicv3_end_of_interrupt(id); 116f14d1886SSoby Mathew } 117f14d1886SSoby Mathew 118f14d1886SSoby Mathew /* 119f14d1886SSoby Mathew * An ARM processor signals interrupt exceptions through the IRQ and FIQ pins. 120f14d1886SSoby Mathew * The interrupt controller knows which pin/line it uses to signal a type of 121f14d1886SSoby Mathew * interrupt. It lets the interrupt management framework determine for a type of 122f14d1886SSoby Mathew * interrupt and security state, which line should be used in the SCR_EL3 to 123f14d1886SSoby Mathew * control its routing to EL3. The interrupt line is represented as the bit 124f14d1886SSoby Mathew * position of the IRQ or FIQ bit in the SCR_EL3. 125f14d1886SSoby Mathew */ 126f14d1886SSoby Mathew uint32_t plat_interrupt_type_to_line(uint32_t type, 127f14d1886SSoby Mathew uint32_t security_state) 128f14d1886SSoby Mathew { 129f14d1886SSoby Mathew assert(type == INTR_TYPE_S_EL1 || 130f14d1886SSoby Mathew type == INTR_TYPE_EL3 || 131f14d1886SSoby Mathew type == INTR_TYPE_NS); 132f14d1886SSoby Mathew 133f14d1886SSoby Mathew assert(sec_state_is_valid(security_state)); 134f14d1886SSoby Mathew assert(IS_IN_EL3()); 135f14d1886SSoby Mathew 136f14d1886SSoby Mathew switch (type) { 137f14d1886SSoby Mathew case INTR_TYPE_S_EL1: 138f14d1886SSoby Mathew /* 139f14d1886SSoby Mathew * The S-EL1 interrupts are signaled as IRQ in S-EL0/1 contexts 140f14d1886SSoby Mathew * and as FIQ in the NS-EL0/1/2 contexts 141f14d1886SSoby Mathew */ 142f14d1886SSoby Mathew if (security_state == SECURE) 143f14d1886SSoby Mathew return __builtin_ctz(SCR_IRQ_BIT); 144f14d1886SSoby Mathew else 145f14d1886SSoby Mathew return __builtin_ctz(SCR_FIQ_BIT); 146f14d1886SSoby Mathew case INTR_TYPE_NS: 147f14d1886SSoby Mathew /* 148f14d1886SSoby Mathew * The Non secure interrupts will be signaled as FIQ in S-EL0/1 149f14d1886SSoby Mathew * contexts and as IRQ in the NS-EL0/1/2 contexts. 150f14d1886SSoby Mathew */ 151f14d1886SSoby Mathew if (security_state == SECURE) 152f14d1886SSoby Mathew return __builtin_ctz(SCR_FIQ_BIT); 153f14d1886SSoby Mathew else 154f14d1886SSoby Mathew return __builtin_ctz(SCR_IRQ_BIT); 155f14d1886SSoby Mathew default: 156f14d1886SSoby Mathew assert(0); 157f14d1886SSoby Mathew /* Fall through in the release build */ 158f14d1886SSoby Mathew case INTR_TYPE_EL3: 159f14d1886SSoby Mathew /* 160f14d1886SSoby Mathew * The EL3 interrupts are signaled as FIQ in both S-EL0/1 and 161f14d1886SSoby Mathew * NS-EL0/1/2 contexts 162f14d1886SSoby Mathew */ 163f14d1886SSoby Mathew return __builtin_ctz(SCR_FIQ_BIT); 164f14d1886SSoby Mathew } 165f14d1886SSoby Mathew } 166eb68ea9bSJeenu Viswambharan 167eb68ea9bSJeenu Viswambharan unsigned int plat_ic_get_running_priority(void) 168eb68ea9bSJeenu Viswambharan { 169eb68ea9bSJeenu Viswambharan return gicv3_get_running_priority(); 170eb68ea9bSJeenu Viswambharan } 171eb68ea9bSJeenu Viswambharan 172ca43b55dSJeenu Viswambharan int plat_ic_is_spi(unsigned int id) 173ca43b55dSJeenu Viswambharan { 174ca43b55dSJeenu Viswambharan return (id >= MIN_SPI_ID) && (id <= MAX_SPI_ID); 175ca43b55dSJeenu Viswambharan } 176ca43b55dSJeenu Viswambharan 177ca43b55dSJeenu Viswambharan int plat_ic_is_ppi(unsigned int id) 178ca43b55dSJeenu Viswambharan { 179ca43b55dSJeenu Viswambharan return (id >= MIN_PPI_ID) && (id < MIN_SPI_ID); 180ca43b55dSJeenu Viswambharan } 181ca43b55dSJeenu Viswambharan 182ca43b55dSJeenu Viswambharan int plat_ic_is_sgi(unsigned int id) 183ca43b55dSJeenu Viswambharan { 184ca43b55dSJeenu Viswambharan return (id >= MIN_SGI_ID) && (id < MIN_PPI_ID); 185ca43b55dSJeenu Viswambharan } 186cbd3f370SJeenu Viswambharan 187cbd3f370SJeenu Viswambharan unsigned int plat_ic_get_interrupt_active(unsigned int id) 188cbd3f370SJeenu Viswambharan { 189cbd3f370SJeenu Viswambharan return gicv3_get_interrupt_active(id, plat_my_core_pos()); 190cbd3f370SJeenu Viswambharan } 191*979225f4SJeenu Viswambharan 192*979225f4SJeenu Viswambharan void plat_ic_enable_interrupt(unsigned int id) 193*979225f4SJeenu Viswambharan { 194*979225f4SJeenu Viswambharan gicv3_enable_interrupt(id, plat_my_core_pos()); 195*979225f4SJeenu Viswambharan } 196*979225f4SJeenu Viswambharan 197*979225f4SJeenu Viswambharan void plat_ic_disable_interrupt(unsigned int id) 198*979225f4SJeenu Viswambharan { 199*979225f4SJeenu Viswambharan gicv3_disable_interrupt(id, plat_my_core_pos()); 200*979225f4SJeenu Viswambharan } 201f14d1886SSoby Mathew #endif 2023d8256b2SMasahiro Yamada #ifdef IMAGE_BL32 203f14d1886SSoby Mathew 204f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_id 205f14d1886SSoby Mathew #pragma weak plat_ic_acknowledge_interrupt 206f14d1886SSoby Mathew #pragma weak plat_ic_end_of_interrupt 207f14d1886SSoby Mathew 208877cf3ffSSoby Mathew /* In AArch32, the secure group1 interrupts are targeted to Secure PL1 */ 209877cf3ffSSoby Mathew #ifdef AARCH32 210877cf3ffSSoby Mathew #define IS_IN_EL1() IS_IN_SECURE() 211877cf3ffSSoby Mathew #endif 212877cf3ffSSoby Mathew 213f14d1886SSoby Mathew /* 214f14d1886SSoby Mathew * This function returns the highest priority pending interrupt at 215f14d1886SSoby Mathew * the Interrupt controller 216f14d1886SSoby Mathew */ 217f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_id(void) 218f14d1886SSoby Mathew { 219f14d1886SSoby Mathew unsigned int irqnr; 220f14d1886SSoby Mathew 221f14d1886SSoby Mathew assert(IS_IN_EL1()); 222f14d1886SSoby Mathew irqnr = gicv3_get_pending_interrupt_id_sel1(); 223f14d1886SSoby Mathew return (irqnr == GIC_SPURIOUS_INTERRUPT) ? 224f14d1886SSoby Mathew INTR_ID_UNAVAILABLE : irqnr; 225f14d1886SSoby Mathew } 226f14d1886SSoby Mathew 227f14d1886SSoby Mathew /* 228f14d1886SSoby Mathew * This function returns the highest priority pending interrupt at 229f14d1886SSoby Mathew * the Interrupt controller and indicates to the Interrupt controller 230f14d1886SSoby Mathew * that the interrupt processing has started. 231f14d1886SSoby Mathew */ 232f14d1886SSoby Mathew uint32_t plat_ic_acknowledge_interrupt(void) 233f14d1886SSoby Mathew { 234f14d1886SSoby Mathew assert(IS_IN_EL1()); 235f14d1886SSoby Mathew return gicv3_acknowledge_interrupt_sel1(); 236f14d1886SSoby Mathew } 237f14d1886SSoby Mathew 238f14d1886SSoby Mathew /* 239f14d1886SSoby Mathew * This functions is used to indicate to the interrupt controller that 240f14d1886SSoby Mathew * the processing of the interrupt corresponding to the `id` has 241f14d1886SSoby Mathew * finished. 242f14d1886SSoby Mathew */ 243f14d1886SSoby Mathew void plat_ic_end_of_interrupt(uint32_t id) 244f14d1886SSoby Mathew { 245f14d1886SSoby Mathew assert(IS_IN_EL1()); 246f14d1886SSoby Mathew gicv3_end_of_interrupt_sel1(id); 247f14d1886SSoby Mathew } 248f14d1886SSoby Mathew #endif 249