xref: /rk3399_ARM-atf/plat/common/plat_gicv3.c (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
1f14d1886SSoby Mathew /*
2e0ced7a9SAntonio Nino Diaz  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3f14d1886SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5f14d1886SSoby Mathew  */
6*09d40e0eSAntonio Nino Diaz 
7f14d1886SSoby Mathew #include <assert.h>
8e0ced7a9SAntonio Nino Diaz #include <stdbool.h>
9f14d1886SSoby Mathew 
10*09d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
11*09d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
12*09d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
13*09d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
14*09d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv3.h>
15*09d40e0eSAntonio Nino Diaz #include <lib/cassert.h>
16*09d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
17*09d40e0eSAntonio Nino Diaz 
183d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
19f14d1886SSoby Mathew 
20f14d1886SSoby Mathew /*
21f14d1886SSoby Mathew  * The following platform GIC functions are weakly defined. They
22f14d1886SSoby Mathew  * provide typical implementations that may be re-used by multiple
23f14d1886SSoby Mathew  * platforms but may also be overridden by a platform if required.
24f14d1886SSoby Mathew  */
25f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_id
26f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_type
27f14d1886SSoby Mathew #pragma weak plat_ic_acknowledge_interrupt
28f14d1886SSoby Mathew #pragma weak plat_ic_get_interrupt_type
29f14d1886SSoby Mathew #pragma weak plat_ic_end_of_interrupt
30f14d1886SSoby Mathew #pragma weak plat_interrupt_type_to_line
31f14d1886SSoby Mathew 
32eb68ea9bSJeenu Viswambharan #pragma weak plat_ic_get_running_priority
33ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_spi
34ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_ppi
35ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_sgi
36cbd3f370SJeenu Viswambharan #pragma weak plat_ic_get_interrupt_active
37979225f4SJeenu Viswambharan #pragma weak plat_ic_enable_interrupt
38979225f4SJeenu Viswambharan #pragma weak plat_ic_disable_interrupt
39f3a86600SJeenu Viswambharan #pragma weak plat_ic_set_interrupt_priority
4074dce7faSJeenu Viswambharan #pragma weak plat_ic_set_interrupt_type
418db978b5SJeenu Viswambharan #pragma weak plat_ic_raise_el3_sgi
42fc529feeSJeenu Viswambharan #pragma weak plat_ic_set_spi_routing
43a2816a16SJeenu Viswambharan #pragma weak plat_ic_set_interrupt_pending
44a2816a16SJeenu Viswambharan #pragma weak plat_ic_clear_interrupt_pending
45eb68ea9bSJeenu Viswambharan 
46f14d1886SSoby Mathew CASSERT((INTR_TYPE_S_EL1 == INTR_GROUP1S) &&
47f14d1886SSoby Mathew 	(INTR_TYPE_NS == INTR_GROUP1NS) &&
48f14d1886SSoby Mathew 	(INTR_TYPE_EL3 == INTR_GROUP0), assert_interrupt_type_mismatch);
49f14d1886SSoby Mathew 
50f14d1886SSoby Mathew /*
51f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
52f14d1886SSoby Mathew  * the Interrupt controller
53f14d1886SSoby Mathew  */
54f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_id(void)
55f14d1886SSoby Mathew {
56f14d1886SSoby Mathew 	unsigned int irqnr;
57f14d1886SSoby Mathew 
58f14d1886SSoby Mathew 	assert(IS_IN_EL3());
59f14d1886SSoby Mathew 	irqnr = gicv3_get_pending_interrupt_id();
60e0ced7a9SAntonio Nino Diaz 	return gicv3_is_intr_id_special_identifier(irqnr) ?
61f14d1886SSoby Mathew 				INTR_ID_UNAVAILABLE : irqnr;
62f14d1886SSoby Mathew }
63f14d1886SSoby Mathew 
64f14d1886SSoby Mathew /*
65f14d1886SSoby Mathew  * This function returns the type of the highest priority pending interrupt
66f14d1886SSoby Mathew  * at the Interrupt controller. In the case of GICv3, the Highest Priority
67f14d1886SSoby Mathew  * Pending interrupt system register (`ICC_HPPIR0_EL1`) is read to determine
68f14d1886SSoby Mathew  * the id of the pending interrupt. The type of interrupt depends upon the
69f14d1886SSoby Mathew  * id value as follows.
70f14d1886SSoby Mathew  *   1. id = PENDING_G1S_INTID (1020) is reported as a S-EL1 interrupt
71f14d1886SSoby Mathew  *   2. id = PENDING_G1NS_INTID (1021) is reported as a Non-secure interrupt.
72f14d1886SSoby Mathew  *   3. id = GIC_SPURIOUS_INTERRUPT (1023) is reported as an invalid interrupt
73f14d1886SSoby Mathew  *           type.
74f14d1886SSoby Mathew  *   4. All other interrupt id's are reported as EL3 interrupt.
75f14d1886SSoby Mathew  */
76f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_type(void)
77f14d1886SSoby Mathew {
78f14d1886SSoby Mathew 	unsigned int irqnr;
79e0ced7a9SAntonio Nino Diaz 	uint32_t type;
80f14d1886SSoby Mathew 
81f14d1886SSoby Mathew 	assert(IS_IN_EL3());
82f14d1886SSoby Mathew 	irqnr = gicv3_get_pending_interrupt_type();
83f14d1886SSoby Mathew 
84f14d1886SSoby Mathew 	switch (irqnr) {
85f14d1886SSoby Mathew 	case PENDING_G1S_INTID:
86e0ced7a9SAntonio Nino Diaz 		type = INTR_TYPE_S_EL1;
87e0ced7a9SAntonio Nino Diaz 		break;
88f14d1886SSoby Mathew 	case PENDING_G1NS_INTID:
89e0ced7a9SAntonio Nino Diaz 		type = INTR_TYPE_NS;
90e0ced7a9SAntonio Nino Diaz 		break;
91f14d1886SSoby Mathew 	case GIC_SPURIOUS_INTERRUPT:
92e0ced7a9SAntonio Nino Diaz 		type = INTR_TYPE_INVAL;
93e0ced7a9SAntonio Nino Diaz 		break;
94f14d1886SSoby Mathew 	default:
95e0ced7a9SAntonio Nino Diaz 		type = INTR_TYPE_EL3;
96e0ced7a9SAntonio Nino Diaz 		break;
97f14d1886SSoby Mathew 	}
98e0ced7a9SAntonio Nino Diaz 
99e0ced7a9SAntonio Nino Diaz 	return type;
100f14d1886SSoby Mathew }
101f14d1886SSoby Mathew 
102f14d1886SSoby Mathew /*
103f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
104f14d1886SSoby Mathew  * the Interrupt controller and indicates to the Interrupt controller
105f14d1886SSoby Mathew  * that the interrupt processing has started.
106f14d1886SSoby Mathew  */
107f14d1886SSoby Mathew uint32_t plat_ic_acknowledge_interrupt(void)
108f14d1886SSoby Mathew {
109f14d1886SSoby Mathew 	assert(IS_IN_EL3());
110f14d1886SSoby Mathew 	return gicv3_acknowledge_interrupt();
111f14d1886SSoby Mathew }
112f14d1886SSoby Mathew 
113f14d1886SSoby Mathew /*
114f14d1886SSoby Mathew  * This function returns the type of the interrupt `id`, depending on how
115f14d1886SSoby Mathew  * the interrupt has been configured in the interrupt controller
116f14d1886SSoby Mathew  */
117f14d1886SSoby Mathew uint32_t plat_ic_get_interrupt_type(uint32_t id)
118f14d1886SSoby Mathew {
119f14d1886SSoby Mathew 	assert(IS_IN_EL3());
120f14d1886SSoby Mathew 	return gicv3_get_interrupt_type(id, plat_my_core_pos());
121f14d1886SSoby Mathew }
122f14d1886SSoby Mathew 
123f14d1886SSoby Mathew /*
124f14d1886SSoby Mathew  * This functions is used to indicate to the interrupt controller that
125f14d1886SSoby Mathew  * the processing of the interrupt corresponding to the `id` has
126f14d1886SSoby Mathew  * finished.
127f14d1886SSoby Mathew  */
128f14d1886SSoby Mathew void plat_ic_end_of_interrupt(uint32_t id)
129f14d1886SSoby Mathew {
130f14d1886SSoby Mathew 	assert(IS_IN_EL3());
131f14d1886SSoby Mathew 	gicv3_end_of_interrupt(id);
132f14d1886SSoby Mathew }
133f14d1886SSoby Mathew 
134f14d1886SSoby Mathew /*
135f14d1886SSoby Mathew  * An ARM processor signals interrupt exceptions through the IRQ and FIQ pins.
136f14d1886SSoby Mathew  * The interrupt controller knows which pin/line it uses to signal a type of
137f14d1886SSoby Mathew  * interrupt. It lets the interrupt management framework determine for a type of
138f14d1886SSoby Mathew  * interrupt and security state, which line should be used in the SCR_EL3 to
139f14d1886SSoby Mathew  * control its routing to EL3. The interrupt line is represented as the bit
140f14d1886SSoby Mathew  * position of the IRQ or FIQ bit in the SCR_EL3.
141f14d1886SSoby Mathew  */
142f14d1886SSoby Mathew uint32_t plat_interrupt_type_to_line(uint32_t type,
143f14d1886SSoby Mathew 				uint32_t security_state)
144f14d1886SSoby Mathew {
145e0ced7a9SAntonio Nino Diaz 	assert((type == INTR_TYPE_S_EL1) ||
146e0ced7a9SAntonio Nino Diaz 	       (type == INTR_TYPE_EL3) ||
147e0ced7a9SAntonio Nino Diaz 	       (type == INTR_TYPE_NS));
148f14d1886SSoby Mathew 
149f14d1886SSoby Mathew 	assert(sec_state_is_valid(security_state));
150f14d1886SSoby Mathew 	assert(IS_IN_EL3());
151f14d1886SSoby Mathew 
152f14d1886SSoby Mathew 	switch (type) {
153f14d1886SSoby Mathew 	case INTR_TYPE_S_EL1:
154f14d1886SSoby Mathew 		/*
155f14d1886SSoby Mathew 		 * The S-EL1 interrupts are signaled as IRQ in S-EL0/1 contexts
156f14d1886SSoby Mathew 		 * and as FIQ in the NS-EL0/1/2 contexts
157f14d1886SSoby Mathew 		 */
158f14d1886SSoby Mathew 		if (security_state == SECURE)
159f14d1886SSoby Mathew 			return __builtin_ctz(SCR_IRQ_BIT);
160f14d1886SSoby Mathew 		else
161f14d1886SSoby Mathew 			return __builtin_ctz(SCR_FIQ_BIT);
162a08a2014SDaniel Boulby 		assert(0); /* Unreachable */
163f14d1886SSoby Mathew 	case INTR_TYPE_NS:
164f14d1886SSoby Mathew 		/*
165f14d1886SSoby Mathew 		 * The Non secure interrupts will be signaled as FIQ in S-EL0/1
166f14d1886SSoby Mathew 		 * contexts and as IRQ in the NS-EL0/1/2 contexts.
167f14d1886SSoby Mathew 		 */
168f14d1886SSoby Mathew 		if (security_state == SECURE)
169f14d1886SSoby Mathew 			return __builtin_ctz(SCR_FIQ_BIT);
170f14d1886SSoby Mathew 		else
171f14d1886SSoby Mathew 			return __builtin_ctz(SCR_IRQ_BIT);
172a08a2014SDaniel Boulby 		assert(0); /* Unreachable */
173f14d1886SSoby Mathew 	case INTR_TYPE_EL3:
174f14d1886SSoby Mathew 		/*
175f14d1886SSoby Mathew 		 * The EL3 interrupts are signaled as FIQ in both S-EL0/1 and
176f14d1886SSoby Mathew 		 * NS-EL0/1/2 contexts
177f14d1886SSoby Mathew 		 */
178f14d1886SSoby Mathew 		return __builtin_ctz(SCR_FIQ_BIT);
1798ae0df93SJonathan Wright 	default:
1808ae0df93SJonathan Wright 		panic();
181f14d1886SSoby Mathew 	}
182f14d1886SSoby Mathew }
183eb68ea9bSJeenu Viswambharan 
184eb68ea9bSJeenu Viswambharan unsigned int plat_ic_get_running_priority(void)
185eb68ea9bSJeenu Viswambharan {
186eb68ea9bSJeenu Viswambharan 	return gicv3_get_running_priority();
187eb68ea9bSJeenu Viswambharan }
188eb68ea9bSJeenu Viswambharan 
189ca43b55dSJeenu Viswambharan int plat_ic_is_spi(unsigned int id)
190ca43b55dSJeenu Viswambharan {
191ca43b55dSJeenu Viswambharan 	return (id >= MIN_SPI_ID) && (id <= MAX_SPI_ID);
192ca43b55dSJeenu Viswambharan }
193ca43b55dSJeenu Viswambharan 
194ca43b55dSJeenu Viswambharan int plat_ic_is_ppi(unsigned int id)
195ca43b55dSJeenu Viswambharan {
196ca43b55dSJeenu Viswambharan 	return (id >= MIN_PPI_ID) && (id < MIN_SPI_ID);
197ca43b55dSJeenu Viswambharan }
198ca43b55dSJeenu Viswambharan 
199ca43b55dSJeenu Viswambharan int plat_ic_is_sgi(unsigned int id)
200ca43b55dSJeenu Viswambharan {
201ca43b55dSJeenu Viswambharan 	return (id >= MIN_SGI_ID) && (id < MIN_PPI_ID);
202ca43b55dSJeenu Viswambharan }
203cbd3f370SJeenu Viswambharan 
204cbd3f370SJeenu Viswambharan unsigned int plat_ic_get_interrupt_active(unsigned int id)
205cbd3f370SJeenu Viswambharan {
206cbd3f370SJeenu Viswambharan 	return gicv3_get_interrupt_active(id, plat_my_core_pos());
207cbd3f370SJeenu Viswambharan }
208979225f4SJeenu Viswambharan 
209979225f4SJeenu Viswambharan void plat_ic_enable_interrupt(unsigned int id)
210979225f4SJeenu Viswambharan {
211979225f4SJeenu Viswambharan 	gicv3_enable_interrupt(id, plat_my_core_pos());
212979225f4SJeenu Viswambharan }
213979225f4SJeenu Viswambharan 
214979225f4SJeenu Viswambharan void plat_ic_disable_interrupt(unsigned int id)
215979225f4SJeenu Viswambharan {
216979225f4SJeenu Viswambharan 	gicv3_disable_interrupt(id, plat_my_core_pos());
217979225f4SJeenu Viswambharan }
218f3a86600SJeenu Viswambharan 
219f3a86600SJeenu Viswambharan void plat_ic_set_interrupt_priority(unsigned int id, unsigned int priority)
220f3a86600SJeenu Viswambharan {
221f3a86600SJeenu Viswambharan 	gicv3_set_interrupt_priority(id, plat_my_core_pos(), priority);
222f3a86600SJeenu Viswambharan }
22374dce7faSJeenu Viswambharan 
22474dce7faSJeenu Viswambharan int plat_ic_has_interrupt_type(unsigned int type)
22574dce7faSJeenu Viswambharan {
22674dce7faSJeenu Viswambharan 	assert((type == INTR_TYPE_EL3) || (type == INTR_TYPE_S_EL1) ||
22774dce7faSJeenu Viswambharan 			(type == INTR_TYPE_NS));
22874dce7faSJeenu Viswambharan 	return 1;
22974dce7faSJeenu Viswambharan }
23074dce7faSJeenu Viswambharan 
23174dce7faSJeenu Viswambharan void plat_ic_set_interrupt_type(unsigned int id, unsigned int type)
23274dce7faSJeenu Viswambharan {
23374dce7faSJeenu Viswambharan 	gicv3_set_interrupt_type(id, plat_my_core_pos(), type);
23474dce7faSJeenu Viswambharan }
2358db978b5SJeenu Viswambharan 
2368db978b5SJeenu Viswambharan void plat_ic_raise_el3_sgi(int sgi_num, u_register_t target)
2378db978b5SJeenu Viswambharan {
2388db978b5SJeenu Viswambharan 	/* Target must be a valid MPIDR in the system */
2398db978b5SJeenu Viswambharan 	assert(plat_core_pos_by_mpidr(target) >= 0);
2408db978b5SJeenu Viswambharan 
2418db978b5SJeenu Viswambharan 	/* Verify that this is a secure EL3 SGI */
242e0ced7a9SAntonio Nino Diaz 	assert(plat_ic_get_interrupt_type((unsigned int)sgi_num) ==
243e0ced7a9SAntonio Nino Diaz 					  INTR_TYPE_EL3);
2448db978b5SJeenu Viswambharan 
245e0ced7a9SAntonio Nino Diaz 	gicv3_raise_secure_g0_sgi((unsigned int)sgi_num, target);
2468db978b5SJeenu Viswambharan }
247fc529feeSJeenu Viswambharan 
248fc529feeSJeenu Viswambharan void plat_ic_set_spi_routing(unsigned int id, unsigned int routing_mode,
249fc529feeSJeenu Viswambharan 		u_register_t mpidr)
250fc529feeSJeenu Viswambharan {
251fc529feeSJeenu Viswambharan 	unsigned int irm = 0;
252fc529feeSJeenu Viswambharan 
253fc529feeSJeenu Viswambharan 	switch (routing_mode) {
254fc529feeSJeenu Viswambharan 	case INTR_ROUTING_MODE_PE:
255fc529feeSJeenu Viswambharan 		assert(plat_core_pos_by_mpidr(mpidr) >= 0);
256fc529feeSJeenu Viswambharan 		irm = GICV3_IRM_PE;
257fc529feeSJeenu Viswambharan 		break;
258fc529feeSJeenu Viswambharan 	case INTR_ROUTING_MODE_ANY:
259fc529feeSJeenu Viswambharan 		irm = GICV3_IRM_ANY;
260fc529feeSJeenu Viswambharan 		break;
261fc529feeSJeenu Viswambharan 	default:
262a08a2014SDaniel Boulby 		assert(0); /* Unreachable */
263649c48f5SJonathan Wright 		break;
264fc529feeSJeenu Viswambharan 	}
265fc529feeSJeenu Viswambharan 
266fc529feeSJeenu Viswambharan 	gicv3_set_spi_routing(id, irm, mpidr);
267fc529feeSJeenu Viswambharan }
268a2816a16SJeenu Viswambharan 
269a2816a16SJeenu Viswambharan void plat_ic_set_interrupt_pending(unsigned int id)
270a2816a16SJeenu Viswambharan {
271a2816a16SJeenu Viswambharan 	/* Disallow setting SGIs pending */
272a2816a16SJeenu Viswambharan 	assert(id >= MIN_PPI_ID);
273a2816a16SJeenu Viswambharan 	gicv3_set_interrupt_pending(id, plat_my_core_pos());
274a2816a16SJeenu Viswambharan }
275a2816a16SJeenu Viswambharan 
276a2816a16SJeenu Viswambharan void plat_ic_clear_interrupt_pending(unsigned int id)
277a2816a16SJeenu Viswambharan {
278a2816a16SJeenu Viswambharan 	/* Disallow setting SGIs pending */
279a2816a16SJeenu Viswambharan 	assert(id >= MIN_PPI_ID);
280a2816a16SJeenu Viswambharan 	gicv3_clear_interrupt_pending(id, plat_my_core_pos());
281a2816a16SJeenu Viswambharan }
282d55a4450SJeenu Viswambharan 
283d55a4450SJeenu Viswambharan unsigned int plat_ic_set_priority_mask(unsigned int mask)
284d55a4450SJeenu Viswambharan {
285d55a4450SJeenu Viswambharan 	return gicv3_set_pmr(mask);
286d55a4450SJeenu Viswambharan }
2874ee8d0beSJeenu Viswambharan 
2884ee8d0beSJeenu Viswambharan unsigned int plat_ic_get_interrupt_id(unsigned int raw)
2894ee8d0beSJeenu Viswambharan {
290e0ced7a9SAntonio Nino Diaz 	unsigned int id = raw & INT_ID_MASK;
2914ee8d0beSJeenu Viswambharan 
292e0ced7a9SAntonio Nino Diaz 	return gicv3_is_intr_id_special_identifier(id) ?
293e0ced7a9SAntonio Nino Diaz 			INTR_ID_UNAVAILABLE : id;
2944ee8d0beSJeenu Viswambharan }
295f14d1886SSoby Mathew #endif
2963d8256b2SMasahiro Yamada #ifdef IMAGE_BL32
297f14d1886SSoby Mathew 
298f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_id
299f14d1886SSoby Mathew #pragma weak plat_ic_acknowledge_interrupt
300f14d1886SSoby Mathew #pragma weak plat_ic_end_of_interrupt
301f14d1886SSoby Mathew 
302877cf3ffSSoby Mathew /* In AArch32, the secure group1 interrupts are targeted to Secure PL1 */
303877cf3ffSSoby Mathew #ifdef AARCH32
304877cf3ffSSoby Mathew #define IS_IN_EL1()	IS_IN_SECURE()
305877cf3ffSSoby Mathew #endif
306877cf3ffSSoby Mathew 
307f14d1886SSoby Mathew /*
308f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
309f14d1886SSoby Mathew  * the Interrupt controller
310f14d1886SSoby Mathew  */
311f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_id(void)
312f14d1886SSoby Mathew {
313f14d1886SSoby Mathew 	unsigned int irqnr;
314f14d1886SSoby Mathew 
315f14d1886SSoby Mathew 	assert(IS_IN_EL1());
316f14d1886SSoby Mathew 	irqnr = gicv3_get_pending_interrupt_id_sel1();
317f14d1886SSoby Mathew 	return (irqnr == GIC_SPURIOUS_INTERRUPT) ?
318f14d1886SSoby Mathew 				INTR_ID_UNAVAILABLE : irqnr;
319f14d1886SSoby Mathew }
320f14d1886SSoby Mathew 
321f14d1886SSoby Mathew /*
322f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
323f14d1886SSoby Mathew  * the Interrupt controller and indicates to the Interrupt controller
324f14d1886SSoby Mathew  * that the interrupt processing has started.
325f14d1886SSoby Mathew  */
326f14d1886SSoby Mathew uint32_t plat_ic_acknowledge_interrupt(void)
327f14d1886SSoby Mathew {
328f14d1886SSoby Mathew 	assert(IS_IN_EL1());
329f14d1886SSoby Mathew 	return gicv3_acknowledge_interrupt_sel1();
330f14d1886SSoby Mathew }
331f14d1886SSoby Mathew 
332f14d1886SSoby Mathew /*
333f14d1886SSoby Mathew  * This functions is used to indicate to the interrupt controller that
334f14d1886SSoby Mathew  * the processing of the interrupt corresponding to the `id` has
335f14d1886SSoby Mathew  * finished.
336f14d1886SSoby Mathew  */
337f14d1886SSoby Mathew void plat_ic_end_of_interrupt(uint32_t id)
338f14d1886SSoby Mathew {
339f14d1886SSoby Mathew 	assert(IS_IN_EL1());
340f14d1886SSoby Mathew 	gicv3_end_of_interrupt_sel1(id);
341f14d1886SSoby Mathew }
342f14d1886SSoby Mathew #endif
343