xref: /rk3399_ARM-atf/plat/common/plat_gicv2.c (revision eb68ea9b10c190c237216dee92166f9e7b2ce3d4)
1f14d1886SSoby Mathew /*
2*eb68ea9bSJeenu Viswambharan  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3f14d1886SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5f14d1886SSoby Mathew  */
6f14d1886SSoby Mathew #include <assert.h>
7f14d1886SSoby Mathew #include <gic_common.h>
8f14d1886SSoby Mathew #include <gicv2.h>
9f14d1886SSoby Mathew #include <interrupt_mgmt.h>
10f14d1886SSoby Mathew 
11f14d1886SSoby Mathew /*
12f14d1886SSoby Mathew  * The following platform GIC functions are weakly defined. They
13f14d1886SSoby Mathew  * provide typical implementations that may be re-used by multiple
14f14d1886SSoby Mathew  * platforms but may also be overridden by a platform if required.
15f14d1886SSoby Mathew  */
16f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_id
17f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_type
18f14d1886SSoby Mathew #pragma weak plat_ic_acknowledge_interrupt
19f14d1886SSoby Mathew #pragma weak plat_ic_get_interrupt_type
20f14d1886SSoby Mathew #pragma weak plat_ic_end_of_interrupt
21f14d1886SSoby Mathew #pragma weak plat_interrupt_type_to_line
22f14d1886SSoby Mathew 
23*eb68ea9bSJeenu Viswambharan #pragma weak plat_ic_get_running_priority
24*eb68ea9bSJeenu Viswambharan 
25f14d1886SSoby Mathew /*
26f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
27f14d1886SSoby Mathew  * the Interrupt controller
28f14d1886SSoby Mathew  */
29f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_id(void)
30f14d1886SSoby Mathew {
31f14d1886SSoby Mathew 	unsigned int id;
32f14d1886SSoby Mathew 
33f14d1886SSoby Mathew 	id = gicv2_get_pending_interrupt_id();
34f14d1886SSoby Mathew 	if (id == GIC_SPURIOUS_INTERRUPT)
35f14d1886SSoby Mathew 		return INTR_ID_UNAVAILABLE;
36f14d1886SSoby Mathew 
37f14d1886SSoby Mathew 	return id;
38f14d1886SSoby Mathew }
39f14d1886SSoby Mathew 
40f14d1886SSoby Mathew /*
41f14d1886SSoby Mathew  * This function returns the type of the highest priority pending interrupt
42f14d1886SSoby Mathew  * at the Interrupt controller. In the case of GICv2, the Highest Priority
43f14d1886SSoby Mathew  * Pending interrupt register (`GICC_HPPIR`) is read to determine the id of
44f14d1886SSoby Mathew  * the pending interrupt. The type of interrupt depends upon the id value
45f14d1886SSoby Mathew  * as follows.
46f14d1886SSoby Mathew  *   1. id < PENDING_G1_INTID (1022) is reported as a S-EL1 interrupt
47f14d1886SSoby Mathew  *   2. id = PENDING_G1_INTID (1022) is reported as a Non-secure interrupt.
48f14d1886SSoby Mathew  *   3. id = GIC_SPURIOUS_INTERRUPT (1023) is reported as an invalid interrupt
49f14d1886SSoby Mathew  *           type.
50f14d1886SSoby Mathew  */
51f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_type(void)
52f14d1886SSoby Mathew {
53f14d1886SSoby Mathew 	unsigned int id;
54f14d1886SSoby Mathew 
55f14d1886SSoby Mathew 	id = gicv2_get_pending_interrupt_type();
56f14d1886SSoby Mathew 
57f14d1886SSoby Mathew 	/* Assume that all secure interrupts are S-EL1 interrupts */
58f14d1886SSoby Mathew 	if (id < PENDING_G1_INTID)
59f14d1886SSoby Mathew 		return INTR_TYPE_S_EL1;
60f14d1886SSoby Mathew 
61f14d1886SSoby Mathew 	if (id == GIC_SPURIOUS_INTERRUPT)
62f14d1886SSoby Mathew 		return INTR_TYPE_INVAL;
63f14d1886SSoby Mathew 
64f14d1886SSoby Mathew 	return INTR_TYPE_NS;
65f14d1886SSoby Mathew }
66f14d1886SSoby Mathew 
67f14d1886SSoby Mathew /*
68f14d1886SSoby Mathew  * This function returns the highest priority pending interrupt at
69f14d1886SSoby Mathew  * the Interrupt controller and indicates to the Interrupt controller
70f14d1886SSoby Mathew  * that the interrupt processing has started.
71f14d1886SSoby Mathew  */
72f14d1886SSoby Mathew uint32_t plat_ic_acknowledge_interrupt(void)
73f14d1886SSoby Mathew {
74f14d1886SSoby Mathew 	return gicv2_acknowledge_interrupt();
75f14d1886SSoby Mathew }
76f14d1886SSoby Mathew 
77f14d1886SSoby Mathew /*
78f14d1886SSoby Mathew  * This function returns the type of the interrupt `id`, depending on how
79f14d1886SSoby Mathew  * the interrupt has been configured in the interrupt controller
80f14d1886SSoby Mathew  */
81f14d1886SSoby Mathew uint32_t plat_ic_get_interrupt_type(uint32_t id)
82f14d1886SSoby Mathew {
83f14d1886SSoby Mathew 	unsigned int type;
84f14d1886SSoby Mathew 
85f14d1886SSoby Mathew 	type = gicv2_get_interrupt_group(id);
86f14d1886SSoby Mathew 
87f14d1886SSoby Mathew 	/* Assume that all secure interrupts are S-EL1 interrupts */
88f14d1886SSoby Mathew 	return (type) ? INTR_TYPE_NS : INTR_TYPE_S_EL1;
89f14d1886SSoby Mathew }
90f14d1886SSoby Mathew 
91f14d1886SSoby Mathew /*
92f14d1886SSoby Mathew  * This functions is used to indicate to the interrupt controller that
93f14d1886SSoby Mathew  * the processing of the interrupt corresponding to the `id` has
94f14d1886SSoby Mathew  * finished.
95f14d1886SSoby Mathew  */
96f14d1886SSoby Mathew void plat_ic_end_of_interrupt(uint32_t id)
97f14d1886SSoby Mathew {
98f14d1886SSoby Mathew 	gicv2_end_of_interrupt(id);
99f14d1886SSoby Mathew }
100f14d1886SSoby Mathew 
101f14d1886SSoby Mathew /*
102f14d1886SSoby Mathew  * An ARM processor signals interrupt exceptions through the IRQ and FIQ pins.
103f14d1886SSoby Mathew  * The interrupt controller knows which pin/line it uses to signal a type of
104f14d1886SSoby Mathew  * interrupt. It lets the interrupt management framework determine
105f14d1886SSoby Mathew  * for a type of interrupt and security state, which line should be used in the
106f14d1886SSoby Mathew  * SCR_EL3 to control its routing to EL3. The interrupt line is represented
107f14d1886SSoby Mathew  * as the bit position of the IRQ or FIQ bit in the SCR_EL3.
108f14d1886SSoby Mathew  */
109f14d1886SSoby Mathew uint32_t plat_interrupt_type_to_line(uint32_t type,
110f14d1886SSoby Mathew 				uint32_t security_state)
111f14d1886SSoby Mathew {
112f14d1886SSoby Mathew 	assert(type == INTR_TYPE_S_EL1 ||
113f14d1886SSoby Mathew 		       type == INTR_TYPE_EL3 ||
114f14d1886SSoby Mathew 		       type == INTR_TYPE_NS);
115f14d1886SSoby Mathew 
116f14d1886SSoby Mathew 	/* Non-secure interrupts are signaled on the IRQ line always */
117f14d1886SSoby Mathew 	if (type == INTR_TYPE_NS)
118f14d1886SSoby Mathew 		return __builtin_ctz(SCR_IRQ_BIT);
119f14d1886SSoby Mathew 
120f14d1886SSoby Mathew 	/*
121f14d1886SSoby Mathew 	 * Secure interrupts are signaled using the IRQ line if the FIQ is
122f14d1886SSoby Mathew 	 * not enabled else they are signaled using the FIQ line.
123f14d1886SSoby Mathew 	 */
124f14d1886SSoby Mathew 	return ((gicv2_is_fiq_enabled()) ? __builtin_ctz(SCR_FIQ_BIT) :
125f14d1886SSoby Mathew 						__builtin_ctz(SCR_IRQ_BIT));
126f14d1886SSoby Mathew }
127*eb68ea9bSJeenu Viswambharan 
128*eb68ea9bSJeenu Viswambharan unsigned int plat_ic_get_running_priority(void)
129*eb68ea9bSJeenu Viswambharan {
130*eb68ea9bSJeenu Viswambharan 	return gicv2_get_running_priority();
131*eb68ea9bSJeenu Viswambharan }
132