1f14d1886SSoby Mathew /* 2eb68ea9bSJeenu Viswambharan * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3f14d1886SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5f14d1886SSoby Mathew */ 6f14d1886SSoby Mathew #include <assert.h> 7f14d1886SSoby Mathew #include <gic_common.h> 8f14d1886SSoby Mathew #include <gicv2.h> 9f14d1886SSoby Mathew #include <interrupt_mgmt.h> 10f14d1886SSoby Mathew 11f14d1886SSoby Mathew /* 12f14d1886SSoby Mathew * The following platform GIC functions are weakly defined. They 13f14d1886SSoby Mathew * provide typical implementations that may be re-used by multiple 14f14d1886SSoby Mathew * platforms but may also be overridden by a platform if required. 15f14d1886SSoby Mathew */ 16f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_id 17f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_type 18f14d1886SSoby Mathew #pragma weak plat_ic_acknowledge_interrupt 19f14d1886SSoby Mathew #pragma weak plat_ic_get_interrupt_type 20f14d1886SSoby Mathew #pragma weak plat_ic_end_of_interrupt 21f14d1886SSoby Mathew #pragma weak plat_interrupt_type_to_line 22f14d1886SSoby Mathew 23eb68ea9bSJeenu Viswambharan #pragma weak plat_ic_get_running_priority 24ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_spi 25ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_ppi 26ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_sgi 27*cbd3f370SJeenu Viswambharan #pragma weak plat_ic_get_interrupt_active 28eb68ea9bSJeenu Viswambharan 29f14d1886SSoby Mathew /* 30f14d1886SSoby Mathew * This function returns the highest priority pending interrupt at 31f14d1886SSoby Mathew * the Interrupt controller 32f14d1886SSoby Mathew */ 33f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_id(void) 34f14d1886SSoby Mathew { 35f14d1886SSoby Mathew unsigned int id; 36f14d1886SSoby Mathew 37f14d1886SSoby Mathew id = gicv2_get_pending_interrupt_id(); 38f14d1886SSoby Mathew if (id == GIC_SPURIOUS_INTERRUPT) 39f14d1886SSoby Mathew return INTR_ID_UNAVAILABLE; 40f14d1886SSoby Mathew 41f14d1886SSoby Mathew return id; 42f14d1886SSoby Mathew } 43f14d1886SSoby Mathew 44f14d1886SSoby Mathew /* 45f14d1886SSoby Mathew * This function returns the type of the highest priority pending interrupt 46f14d1886SSoby Mathew * at the Interrupt controller. In the case of GICv2, the Highest Priority 47f14d1886SSoby Mathew * Pending interrupt register (`GICC_HPPIR`) is read to determine the id of 48f14d1886SSoby Mathew * the pending interrupt. The type of interrupt depends upon the id value 49f14d1886SSoby Mathew * as follows. 50f14d1886SSoby Mathew * 1. id < PENDING_G1_INTID (1022) is reported as a S-EL1 interrupt 51f14d1886SSoby Mathew * 2. id = PENDING_G1_INTID (1022) is reported as a Non-secure interrupt. 52f14d1886SSoby Mathew * 3. id = GIC_SPURIOUS_INTERRUPT (1023) is reported as an invalid interrupt 53f14d1886SSoby Mathew * type. 54f14d1886SSoby Mathew */ 55f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_type(void) 56f14d1886SSoby Mathew { 57f14d1886SSoby Mathew unsigned int id; 58f14d1886SSoby Mathew 59f14d1886SSoby Mathew id = gicv2_get_pending_interrupt_type(); 60f14d1886SSoby Mathew 61f14d1886SSoby Mathew /* Assume that all secure interrupts are S-EL1 interrupts */ 62f14d1886SSoby Mathew if (id < PENDING_G1_INTID) 63f14d1886SSoby Mathew return INTR_TYPE_S_EL1; 64f14d1886SSoby Mathew 65f14d1886SSoby Mathew if (id == GIC_SPURIOUS_INTERRUPT) 66f14d1886SSoby Mathew return INTR_TYPE_INVAL; 67f14d1886SSoby Mathew 68f14d1886SSoby Mathew return INTR_TYPE_NS; 69f14d1886SSoby Mathew } 70f14d1886SSoby Mathew 71f14d1886SSoby Mathew /* 72f14d1886SSoby Mathew * This function returns the highest priority pending interrupt at 73f14d1886SSoby Mathew * the Interrupt controller and indicates to the Interrupt controller 74f14d1886SSoby Mathew * that the interrupt processing has started. 75f14d1886SSoby Mathew */ 76f14d1886SSoby Mathew uint32_t plat_ic_acknowledge_interrupt(void) 77f14d1886SSoby Mathew { 78f14d1886SSoby Mathew return gicv2_acknowledge_interrupt(); 79f14d1886SSoby Mathew } 80f14d1886SSoby Mathew 81f14d1886SSoby Mathew /* 82f14d1886SSoby Mathew * This function returns the type of the interrupt `id`, depending on how 83f14d1886SSoby Mathew * the interrupt has been configured in the interrupt controller 84f14d1886SSoby Mathew */ 85f14d1886SSoby Mathew uint32_t plat_ic_get_interrupt_type(uint32_t id) 86f14d1886SSoby Mathew { 87f14d1886SSoby Mathew unsigned int type; 88f14d1886SSoby Mathew 89f14d1886SSoby Mathew type = gicv2_get_interrupt_group(id); 90f14d1886SSoby Mathew 91f14d1886SSoby Mathew /* Assume that all secure interrupts are S-EL1 interrupts */ 92f14d1886SSoby Mathew return (type) ? INTR_TYPE_NS : INTR_TYPE_S_EL1; 93f14d1886SSoby Mathew } 94f14d1886SSoby Mathew 95f14d1886SSoby Mathew /* 96f14d1886SSoby Mathew * This functions is used to indicate to the interrupt controller that 97f14d1886SSoby Mathew * the processing of the interrupt corresponding to the `id` has 98f14d1886SSoby Mathew * finished. 99f14d1886SSoby Mathew */ 100f14d1886SSoby Mathew void plat_ic_end_of_interrupt(uint32_t id) 101f14d1886SSoby Mathew { 102f14d1886SSoby Mathew gicv2_end_of_interrupt(id); 103f14d1886SSoby Mathew } 104f14d1886SSoby Mathew 105f14d1886SSoby Mathew /* 106f14d1886SSoby Mathew * An ARM processor signals interrupt exceptions through the IRQ and FIQ pins. 107f14d1886SSoby Mathew * The interrupt controller knows which pin/line it uses to signal a type of 108f14d1886SSoby Mathew * interrupt. It lets the interrupt management framework determine 109f14d1886SSoby Mathew * for a type of interrupt and security state, which line should be used in the 110f14d1886SSoby Mathew * SCR_EL3 to control its routing to EL3. The interrupt line is represented 111f14d1886SSoby Mathew * as the bit position of the IRQ or FIQ bit in the SCR_EL3. 112f14d1886SSoby Mathew */ 113f14d1886SSoby Mathew uint32_t plat_interrupt_type_to_line(uint32_t type, 114f14d1886SSoby Mathew uint32_t security_state) 115f14d1886SSoby Mathew { 116f14d1886SSoby Mathew assert(type == INTR_TYPE_S_EL1 || 117f14d1886SSoby Mathew type == INTR_TYPE_EL3 || 118f14d1886SSoby Mathew type == INTR_TYPE_NS); 119f14d1886SSoby Mathew 120f14d1886SSoby Mathew /* Non-secure interrupts are signaled on the IRQ line always */ 121f14d1886SSoby Mathew if (type == INTR_TYPE_NS) 122f14d1886SSoby Mathew return __builtin_ctz(SCR_IRQ_BIT); 123f14d1886SSoby Mathew 124f14d1886SSoby Mathew /* 125f14d1886SSoby Mathew * Secure interrupts are signaled using the IRQ line if the FIQ is 126f14d1886SSoby Mathew * not enabled else they are signaled using the FIQ line. 127f14d1886SSoby Mathew */ 128f14d1886SSoby Mathew return ((gicv2_is_fiq_enabled()) ? __builtin_ctz(SCR_FIQ_BIT) : 129f14d1886SSoby Mathew __builtin_ctz(SCR_IRQ_BIT)); 130f14d1886SSoby Mathew } 131eb68ea9bSJeenu Viswambharan 132eb68ea9bSJeenu Viswambharan unsigned int plat_ic_get_running_priority(void) 133eb68ea9bSJeenu Viswambharan { 134eb68ea9bSJeenu Viswambharan return gicv2_get_running_priority(); 135eb68ea9bSJeenu Viswambharan } 136ca43b55dSJeenu Viswambharan 137ca43b55dSJeenu Viswambharan int plat_ic_is_spi(unsigned int id) 138ca43b55dSJeenu Viswambharan { 139ca43b55dSJeenu Viswambharan return (id >= MIN_SPI_ID) && (id <= MAX_SPI_ID); 140ca43b55dSJeenu Viswambharan } 141ca43b55dSJeenu Viswambharan 142ca43b55dSJeenu Viswambharan int plat_ic_is_ppi(unsigned int id) 143ca43b55dSJeenu Viswambharan { 144ca43b55dSJeenu Viswambharan return (id >= MIN_PPI_ID) && (id < MIN_SPI_ID); 145ca43b55dSJeenu Viswambharan } 146ca43b55dSJeenu Viswambharan 147ca43b55dSJeenu Viswambharan int plat_ic_is_sgi(unsigned int id) 148ca43b55dSJeenu Viswambharan { 149ca43b55dSJeenu Viswambharan return (id >= MIN_SGI_ID) && (id < MIN_PPI_ID); 150ca43b55dSJeenu Viswambharan } 151*cbd3f370SJeenu Viswambharan 152*cbd3f370SJeenu Viswambharan unsigned int plat_ic_get_interrupt_active(unsigned int id) 153*cbd3f370SJeenu Viswambharan { 154*cbd3f370SJeenu Viswambharan return gicv2_get_interrupt_active(id); 155*cbd3f370SJeenu Viswambharan } 156