1f14d1886SSoby Mathew /* 2ab80cf35SMadhukar Pappireddy * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved. 3dcb31ff7SFlorian Lugou * Portions copyright (c) 2021-2022, ProvenRun S.A.S. All rights reserved. 4f14d1886SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6f14d1886SSoby Mathew */ 709d40e0eSAntonio Nino Diaz 8f14d1886SSoby Mathew #include <assert.h> 9e0ced7a9SAntonio Nino Diaz #include <stdbool.h> 10f14d1886SSoby Mathew 1109d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h> 1309d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 1409d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1509d40e0eSAntonio Nino Diaz 16f14d1886SSoby Mathew /* 17f14d1886SSoby Mathew * The following platform GIC functions are weakly defined. They 18f14d1886SSoby Mathew * provide typical implementations that may be re-used by multiple 19f14d1886SSoby Mathew * platforms but may also be overridden by a platform if required. 20f14d1886SSoby Mathew */ 21f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_id 22f14d1886SSoby Mathew #pragma weak plat_ic_get_pending_interrupt_type 23f14d1886SSoby Mathew #pragma weak plat_ic_acknowledge_interrupt 24f14d1886SSoby Mathew #pragma weak plat_ic_get_interrupt_type 25f14d1886SSoby Mathew #pragma weak plat_ic_end_of_interrupt 26f14d1886SSoby Mathew #pragma weak plat_interrupt_type_to_line 27f14d1886SSoby Mathew 28eb68ea9bSJeenu Viswambharan #pragma weak plat_ic_get_running_priority 29ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_spi 30ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_ppi 31ca43b55dSJeenu Viswambharan #pragma weak plat_ic_is_sgi 32cbd3f370SJeenu Viswambharan #pragma weak plat_ic_get_interrupt_active 33979225f4SJeenu Viswambharan #pragma weak plat_ic_enable_interrupt 34979225f4SJeenu Viswambharan #pragma weak plat_ic_disable_interrupt 35f3a86600SJeenu Viswambharan #pragma weak plat_ic_set_interrupt_priority 3674dce7faSJeenu Viswambharan #pragma weak plat_ic_set_interrupt_type 378db978b5SJeenu Viswambharan #pragma weak plat_ic_raise_el3_sgi 38dcb31ff7SFlorian Lugou #pragma weak plat_ic_raise_ns_sgi 39dcb31ff7SFlorian Lugou #pragma weak plat_ic_raise_s_el1_sgi 40fc529feeSJeenu Viswambharan #pragma weak plat_ic_set_spi_routing 41eb68ea9bSJeenu Viswambharan 42f14d1886SSoby Mathew /* 43f14d1886SSoby Mathew * This function returns the highest priority pending interrupt at 44f14d1886SSoby Mathew * the Interrupt controller 45f14d1886SSoby Mathew */ 46f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_id(void) 47f14d1886SSoby Mathew { 48f14d1886SSoby Mathew unsigned int id; 49f14d1886SSoby Mathew 50f14d1886SSoby Mathew id = gicv2_get_pending_interrupt_id(); 51f14d1886SSoby Mathew if (id == GIC_SPURIOUS_INTERRUPT) 52f14d1886SSoby Mathew return INTR_ID_UNAVAILABLE; 53f14d1886SSoby Mathew 54f14d1886SSoby Mathew return id; 55f14d1886SSoby Mathew } 56f14d1886SSoby Mathew 57f14d1886SSoby Mathew /* 58f14d1886SSoby Mathew * This function returns the type of the highest priority pending interrupt 59f14d1886SSoby Mathew * at the Interrupt controller. In the case of GICv2, the Highest Priority 60f14d1886SSoby Mathew * Pending interrupt register (`GICC_HPPIR`) is read to determine the id of 61f14d1886SSoby Mathew * the pending interrupt. The type of interrupt depends upon the id value 62f14d1886SSoby Mathew * as follows. 63f14d1886SSoby Mathew * 1. id < PENDING_G1_INTID (1022) is reported as a S-EL1 interrupt 64f14d1886SSoby Mathew * 2. id = PENDING_G1_INTID (1022) is reported as a Non-secure interrupt. 65f14d1886SSoby Mathew * 3. id = GIC_SPURIOUS_INTERRUPT (1023) is reported as an invalid interrupt 66f14d1886SSoby Mathew * type. 67f14d1886SSoby Mathew */ 68f14d1886SSoby Mathew uint32_t plat_ic_get_pending_interrupt_type(void) 69f14d1886SSoby Mathew { 70f14d1886SSoby Mathew unsigned int id; 71f14d1886SSoby Mathew 72f14d1886SSoby Mathew id = gicv2_get_pending_interrupt_type(); 73f14d1886SSoby Mathew 74f14d1886SSoby Mathew /* Assume that all secure interrupts are S-EL1 interrupts */ 7574dce7faSJeenu Viswambharan if (id < PENDING_G1_INTID) { 7674dce7faSJeenu Viswambharan #if GICV2_G0_FOR_EL3 7774dce7faSJeenu Viswambharan return INTR_TYPE_EL3; 7874dce7faSJeenu Viswambharan #else 79f14d1886SSoby Mathew return INTR_TYPE_S_EL1; 8074dce7faSJeenu Viswambharan #endif 8174dce7faSJeenu Viswambharan } 82f14d1886SSoby Mathew 83*7e288d11SMaheedhar Bollapalli if (id == GIC_SPURIOUS_INTERRUPT) { 84f14d1886SSoby Mathew return INTR_TYPE_INVAL; 85*7e288d11SMaheedhar Bollapalli } 86f14d1886SSoby Mathew return INTR_TYPE_NS; 87f14d1886SSoby Mathew } 88f14d1886SSoby Mathew 89f14d1886SSoby Mathew /* 90f14d1886SSoby Mathew * This function returns the highest priority pending interrupt at 91f14d1886SSoby Mathew * the Interrupt controller and indicates to the Interrupt controller 92f14d1886SSoby Mathew * that the interrupt processing has started. 93f14d1886SSoby Mathew */ 94f14d1886SSoby Mathew uint32_t plat_ic_acknowledge_interrupt(void) 95f14d1886SSoby Mathew { 96f14d1886SSoby Mathew return gicv2_acknowledge_interrupt(); 97f14d1886SSoby Mathew } 98f14d1886SSoby Mathew 99f14d1886SSoby Mathew /* 100f14d1886SSoby Mathew * This function returns the type of the interrupt `id`, depending on how 101f14d1886SSoby Mathew * the interrupt has been configured in the interrupt controller 102f14d1886SSoby Mathew */ 103f14d1886SSoby Mathew uint32_t plat_ic_get_interrupt_type(uint32_t id) 104f14d1886SSoby Mathew { 105f14d1886SSoby Mathew unsigned int type; 106f14d1886SSoby Mathew 107f14d1886SSoby Mathew type = gicv2_get_interrupt_group(id); 108f14d1886SSoby Mathew 109f14d1886SSoby Mathew /* Assume that all secure interrupts are S-EL1 interrupts */ 110e0ced7a9SAntonio Nino Diaz return (type == GICV2_INTR_GROUP1) ? INTR_TYPE_NS : 11174dce7faSJeenu Viswambharan #if GICV2_G0_FOR_EL3 11274dce7faSJeenu Viswambharan INTR_TYPE_EL3; 11374dce7faSJeenu Viswambharan #else 11474dce7faSJeenu Viswambharan INTR_TYPE_S_EL1; 11574dce7faSJeenu Viswambharan #endif 116f14d1886SSoby Mathew } 117f14d1886SSoby Mathew 118f14d1886SSoby Mathew /* 119f14d1886SSoby Mathew * This functions is used to indicate to the interrupt controller that 120f14d1886SSoby Mathew * the processing of the interrupt corresponding to the `id` has 121f14d1886SSoby Mathew * finished. 122f14d1886SSoby Mathew */ 123f14d1886SSoby Mathew void plat_ic_end_of_interrupt(uint32_t id) 124f14d1886SSoby Mathew { 125f14d1886SSoby Mathew gicv2_end_of_interrupt(id); 126f14d1886SSoby Mathew } 127f14d1886SSoby Mathew 128f14d1886SSoby Mathew /* 129f14d1886SSoby Mathew * An ARM processor signals interrupt exceptions through the IRQ and FIQ pins. 130f14d1886SSoby Mathew * The interrupt controller knows which pin/line it uses to signal a type of 131f14d1886SSoby Mathew * interrupt. It lets the interrupt management framework determine 132f14d1886SSoby Mathew * for a type of interrupt and security state, which line should be used in the 133f14d1886SSoby Mathew * SCR_EL3 to control its routing to EL3. The interrupt line is represented 134f14d1886SSoby Mathew * as the bit position of the IRQ or FIQ bit in the SCR_EL3. 135f14d1886SSoby Mathew */ 136f14d1886SSoby Mathew uint32_t plat_interrupt_type_to_line(uint32_t type, 137f14d1886SSoby Mathew uint32_t security_state) 138f14d1886SSoby Mathew { 139e0ced7a9SAntonio Nino Diaz assert((type == INTR_TYPE_S_EL1) || (type == INTR_TYPE_EL3) || 140e0ced7a9SAntonio Nino Diaz (type == INTR_TYPE_NS)); 141f14d1886SSoby Mathew 14253a98be3SSanteri Salko assert(sec_state_is_valid(security_state)); 14353a98be3SSanteri Salko 144f14d1886SSoby Mathew /* Non-secure interrupts are signaled on the IRQ line always */ 145*7e288d11SMaheedhar Bollapalli if (type == INTR_TYPE_NS) { 146f14d1886SSoby Mathew return __builtin_ctz(SCR_IRQ_BIT); 147*7e288d11SMaheedhar Bollapalli } 148f14d1886SSoby Mathew 149f14d1886SSoby Mathew /* 150f14d1886SSoby Mathew * Secure interrupts are signaled using the IRQ line if the FIQ is 151f14d1886SSoby Mathew * not enabled else they are signaled using the FIQ line. 152f14d1886SSoby Mathew */ 153e0ced7a9SAntonio Nino Diaz return ((gicv2_is_fiq_enabled() != 0U) ? __builtin_ctz(SCR_FIQ_BIT) : 154f14d1886SSoby Mathew __builtin_ctz(SCR_IRQ_BIT)); 155f14d1886SSoby Mathew } 156eb68ea9bSJeenu Viswambharan 157eb68ea9bSJeenu Viswambharan unsigned int plat_ic_get_running_priority(void) 158eb68ea9bSJeenu Viswambharan { 159eb68ea9bSJeenu Viswambharan return gicv2_get_running_priority(); 160eb68ea9bSJeenu Viswambharan } 161ca43b55dSJeenu Viswambharan 162ca43b55dSJeenu Viswambharan int plat_ic_is_spi(unsigned int id) 163ca43b55dSJeenu Viswambharan { 164ca43b55dSJeenu Viswambharan return (id >= MIN_SPI_ID) && (id <= MAX_SPI_ID); 165ca43b55dSJeenu Viswambharan } 166ca43b55dSJeenu Viswambharan 167ca43b55dSJeenu Viswambharan int plat_ic_is_ppi(unsigned int id) 168ca43b55dSJeenu Viswambharan { 169ca43b55dSJeenu Viswambharan return (id >= MIN_PPI_ID) && (id < MIN_SPI_ID); 170ca43b55dSJeenu Viswambharan } 171ca43b55dSJeenu Viswambharan 172ca43b55dSJeenu Viswambharan int plat_ic_is_sgi(unsigned int id) 173ca43b55dSJeenu Viswambharan { 174ca43b55dSJeenu Viswambharan return (id >= MIN_SGI_ID) && (id < MIN_PPI_ID); 175ca43b55dSJeenu Viswambharan } 176cbd3f370SJeenu Viswambharan 177cbd3f370SJeenu Viswambharan unsigned int plat_ic_get_interrupt_active(unsigned int id) 178cbd3f370SJeenu Viswambharan { 179cbd3f370SJeenu Viswambharan return gicv2_get_interrupt_active(id); 180cbd3f370SJeenu Viswambharan } 181979225f4SJeenu Viswambharan 182979225f4SJeenu Viswambharan void plat_ic_enable_interrupt(unsigned int id) 183979225f4SJeenu Viswambharan { 184979225f4SJeenu Viswambharan gicv2_enable_interrupt(id); 185979225f4SJeenu Viswambharan } 186979225f4SJeenu Viswambharan 187979225f4SJeenu Viswambharan void plat_ic_disable_interrupt(unsigned int id) 188979225f4SJeenu Viswambharan { 189979225f4SJeenu Viswambharan gicv2_disable_interrupt(id); 190979225f4SJeenu Viswambharan } 191f3a86600SJeenu Viswambharan 192f3a86600SJeenu Viswambharan void plat_ic_set_interrupt_priority(unsigned int id, unsigned int priority) 193f3a86600SJeenu Viswambharan { 194f3a86600SJeenu Viswambharan gicv2_set_interrupt_priority(id, priority); 195f3a86600SJeenu Viswambharan } 19674dce7faSJeenu Viswambharan 1971f6bb41dSMadhukar Pappireddy bool plat_ic_has_interrupt_type(unsigned int type) 19874dce7faSJeenu Viswambharan { 1991f6bb41dSMadhukar Pappireddy bool has_interrupt_type = false; 200649c48f5SJonathan Wright 20174dce7faSJeenu Viswambharan switch (type) { 20274dce7faSJeenu Viswambharan #if GICV2_G0_FOR_EL3 20374dce7faSJeenu Viswambharan case INTR_TYPE_EL3: 20474dce7faSJeenu Viswambharan #else 20574dce7faSJeenu Viswambharan case INTR_TYPE_S_EL1: 20674dce7faSJeenu Viswambharan #endif 20774dce7faSJeenu Viswambharan case INTR_TYPE_NS: 2081f6bb41dSMadhukar Pappireddy has_interrupt_type = true; 209649c48f5SJonathan Wright break; 21074dce7faSJeenu Viswambharan default: 211649c48f5SJonathan Wright /* Do nothing in default case */ 212649c48f5SJonathan Wright break; 21374dce7faSJeenu Viswambharan } 214649c48f5SJonathan Wright 215649c48f5SJonathan Wright return has_interrupt_type; 21674dce7faSJeenu Viswambharan } 21774dce7faSJeenu Viswambharan 21874dce7faSJeenu Viswambharan void plat_ic_set_interrupt_type(unsigned int id, unsigned int type) 21974dce7faSJeenu Viswambharan { 220ab80cf35SMadhukar Pappireddy unsigned int gicv2_group = 0U; 22174dce7faSJeenu Viswambharan 22274dce7faSJeenu Viswambharan /* Map canonical interrupt type to GICv2 type */ 22374dce7faSJeenu Viswambharan switch (type) { 22474dce7faSJeenu Viswambharan #if GICV2_G0_FOR_EL3 22574dce7faSJeenu Viswambharan case INTR_TYPE_EL3: 22674dce7faSJeenu Viswambharan #else 22774dce7faSJeenu Viswambharan case INTR_TYPE_S_EL1: 22874dce7faSJeenu Viswambharan #endif 229ab80cf35SMadhukar Pappireddy gicv2_group = GICV2_INTR_GROUP0; 23074dce7faSJeenu Viswambharan break; 23174dce7faSJeenu Viswambharan case INTR_TYPE_NS: 232ab80cf35SMadhukar Pappireddy gicv2_group = GICV2_INTR_GROUP1; 23374dce7faSJeenu Viswambharan break; 23474dce7faSJeenu Viswambharan default: 235ab80cf35SMadhukar Pappireddy assert(false); /* Unreachable */ 236649c48f5SJonathan Wright break; 23774dce7faSJeenu Viswambharan } 23874dce7faSJeenu Viswambharan 239ab80cf35SMadhukar Pappireddy gicv2_set_interrupt_group(id, gicv2_group); 24074dce7faSJeenu Viswambharan } 2418db978b5SJeenu Viswambharan 2428db978b5SJeenu Viswambharan void plat_ic_raise_el3_sgi(int sgi_num, u_register_t target) 2438db978b5SJeenu Viswambharan { 2448db978b5SJeenu Viswambharan #if GICV2_G0_FOR_EL3 2458db978b5SJeenu Viswambharan int id; 2468db978b5SJeenu Viswambharan 2478db978b5SJeenu Viswambharan /* Target must be a valid MPIDR in the system */ 2488db978b5SJeenu Viswambharan id = plat_core_pos_by_mpidr(target); 2498db978b5SJeenu Viswambharan assert(id >= 0); 2508db978b5SJeenu Viswambharan 2518db978b5SJeenu Viswambharan /* Verify that this is a secure SGI */ 2528db978b5SJeenu Viswambharan assert(plat_ic_get_interrupt_type(sgi_num) == INTR_TYPE_EL3); 2538db978b5SJeenu Viswambharan 254dcb31ff7SFlorian Lugou gicv2_raise_sgi(sgi_num, false, id); 2558db978b5SJeenu Viswambharan #else 256e0ced7a9SAntonio Nino Diaz assert(false); 2578db978b5SJeenu Viswambharan #endif 2588db978b5SJeenu Viswambharan } 259fc529feeSJeenu Viswambharan 260dcb31ff7SFlorian Lugou void plat_ic_raise_ns_sgi(int sgi_num, u_register_t target) 261dcb31ff7SFlorian Lugou { 262dcb31ff7SFlorian Lugou int id; 263dcb31ff7SFlorian Lugou 264dcb31ff7SFlorian Lugou /* Target must be a valid MPIDR in the system */ 265dcb31ff7SFlorian Lugou id = plat_core_pos_by_mpidr(target); 266dcb31ff7SFlorian Lugou assert(id >= 0); 267dcb31ff7SFlorian Lugou 268dcb31ff7SFlorian Lugou /* Verify that this is a non-secure SGI */ 269dcb31ff7SFlorian Lugou assert(plat_ic_get_interrupt_type(sgi_num) == INTR_TYPE_NS); 270dcb31ff7SFlorian Lugou 271dcb31ff7SFlorian Lugou gicv2_raise_sgi(sgi_num, true, id); 272dcb31ff7SFlorian Lugou } 273dcb31ff7SFlorian Lugou 274dcb31ff7SFlorian Lugou void plat_ic_raise_s_el1_sgi(int sgi_num, u_register_t target) 275dcb31ff7SFlorian Lugou { 276dcb31ff7SFlorian Lugou #if GICV2_G0_FOR_EL3 277dcb31ff7SFlorian Lugou assert(false); 278dcb31ff7SFlorian Lugou #else 279dcb31ff7SFlorian Lugou int id; 280dcb31ff7SFlorian Lugou 281dcb31ff7SFlorian Lugou /* Target must be a valid MPIDR in the system */ 282dcb31ff7SFlorian Lugou id = plat_core_pos_by_mpidr(target); 283dcb31ff7SFlorian Lugou assert(id >= 0); 284dcb31ff7SFlorian Lugou 285dcb31ff7SFlorian Lugou /* Verify that this is a secure EL1 SGI */ 286dcb31ff7SFlorian Lugou assert(plat_ic_get_interrupt_type(sgi_num) == INTR_TYPE_S_EL1); 287dcb31ff7SFlorian Lugou 288dcb31ff7SFlorian Lugou gicv2_raise_sgi(sgi_num, false, id); 289dcb31ff7SFlorian Lugou #endif 290dcb31ff7SFlorian Lugou } 291dcb31ff7SFlorian Lugou 292fc529feeSJeenu Viswambharan void plat_ic_set_spi_routing(unsigned int id, unsigned int routing_mode, 293fc529feeSJeenu Viswambharan u_register_t mpidr) 294fc529feeSJeenu Viswambharan { 295fc529feeSJeenu Viswambharan int proc_num = 0; 296fc529feeSJeenu Viswambharan 297fc529feeSJeenu Viswambharan switch (routing_mode) { 298fc529feeSJeenu Viswambharan case INTR_ROUTING_MODE_PE: 299fc529feeSJeenu Viswambharan proc_num = plat_core_pos_by_mpidr(mpidr); 300fc529feeSJeenu Viswambharan assert(proc_num >= 0); 301fc529feeSJeenu Viswambharan break; 302fc529feeSJeenu Viswambharan case INTR_ROUTING_MODE_ANY: 303fc529feeSJeenu Viswambharan /* Bit mask selecting all 8 CPUs as candidates */ 304fc529feeSJeenu Viswambharan proc_num = -1; 305fc529feeSJeenu Viswambharan break; 306fc529feeSJeenu Viswambharan default: 307a08a2014SDaniel Boulby assert(0); /* Unreachable */ 308649c48f5SJonathan Wright break; 309fc529feeSJeenu Viswambharan } 310fc529feeSJeenu Viswambharan 311fc529feeSJeenu Viswambharan gicv2_set_spi_routing(id, proc_num); 312fc529feeSJeenu Viswambharan } 313a2816a16SJeenu Viswambharan 314a2816a16SJeenu Viswambharan void plat_ic_set_interrupt_pending(unsigned int id) 315a2816a16SJeenu Viswambharan { 316a2816a16SJeenu Viswambharan gicv2_set_interrupt_pending(id); 317a2816a16SJeenu Viswambharan } 318a2816a16SJeenu Viswambharan 319a2816a16SJeenu Viswambharan void plat_ic_clear_interrupt_pending(unsigned int id) 320a2816a16SJeenu Viswambharan { 321a2816a16SJeenu Viswambharan gicv2_clear_interrupt_pending(id); 322a2816a16SJeenu Viswambharan } 323d55a4450SJeenu Viswambharan 324d55a4450SJeenu Viswambharan unsigned int plat_ic_set_priority_mask(unsigned int mask) 325d55a4450SJeenu Viswambharan { 326d55a4450SJeenu Viswambharan return gicv2_set_pmr(mask); 327d55a4450SJeenu Viswambharan } 3284ee8d0beSJeenu Viswambharan 3294ee8d0beSJeenu Viswambharan unsigned int plat_ic_get_interrupt_id(unsigned int raw) 3304ee8d0beSJeenu Viswambharan { 3314ee8d0beSJeenu Viswambharan unsigned int id = (raw & INT_ID_MASK); 3324ee8d0beSJeenu Viswambharan 333*7e288d11SMaheedhar Bollapalli if (id == GIC_SPURIOUS_INTERRUPT) { 3344ee8d0beSJeenu Viswambharan id = INTR_ID_UNAVAILABLE; 335*7e288d11SMaheedhar Bollapalli } 3364ee8d0beSJeenu Viswambharan 3374ee8d0beSJeenu Viswambharan return id; 3384ee8d0beSJeenu Viswambharan } 339