xref: /rk3399_ARM-atf/plat/brcm/common/brcm_bl31_setup.c (revision 9a40c0fba66ccc706ed90ce9b40de6b0045bd660)
1*9a40c0fbSSheetal Tigadoli /*
2*9a40c0fbSSheetal Tigadoli  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3*9a40c0fbSSheetal Tigadoli  *
4*9a40c0fbSSheetal Tigadoli  * SPDX-License-Identifier: BSD-3-Clause
5*9a40c0fbSSheetal Tigadoli  */
6*9a40c0fbSSheetal Tigadoli 
7*9a40c0fbSSheetal Tigadoli #include <assert.h>
8*9a40c0fbSSheetal Tigadoli 
9*9a40c0fbSSheetal Tigadoli #include <arch.h>
10*9a40c0fbSSheetal Tigadoli #include <arch_helpers.h>
11*9a40c0fbSSheetal Tigadoli #include <common/bl_common.h>
12*9a40c0fbSSheetal Tigadoli #include <common/debug.h>
13*9a40c0fbSSheetal Tigadoli #include <drivers/arm/sp804_delay_timer.h>
14*9a40c0fbSSheetal Tigadoli #include <lib/utils.h>
15*9a40c0fbSSheetal Tigadoli #include <plat/common/platform.h>
16*9a40c0fbSSheetal Tigadoli 
17*9a40c0fbSSheetal Tigadoli #include <bcm_console.h>
18*9a40c0fbSSheetal Tigadoli #include <plat_brcm.h>
19*9a40c0fbSSheetal Tigadoli #include <platform_def.h>
20*9a40c0fbSSheetal Tigadoli 
21*9a40c0fbSSheetal Tigadoli #ifdef BL33_SHARED_DDR_BASE
22*9a40c0fbSSheetal Tigadoli struct bl33_info *bl33_info = (struct bl33_info *)BL33_SHARED_DDR_BASE;
23*9a40c0fbSSheetal Tigadoli #endif
24*9a40c0fbSSheetal Tigadoli 
25*9a40c0fbSSheetal Tigadoli /*
26*9a40c0fbSSheetal Tigadoli  * Placeholder variables for copying the arguments that have been passed to
27*9a40c0fbSSheetal Tigadoli  * BL31 from BL2.
28*9a40c0fbSSheetal Tigadoli  */
29*9a40c0fbSSheetal Tigadoli static entry_point_info_t bl32_image_ep_info;
30*9a40c0fbSSheetal Tigadoli static entry_point_info_t bl33_image_ep_info;
31*9a40c0fbSSheetal Tigadoli 
32*9a40c0fbSSheetal Tigadoli /* Weak definitions may be overridden in specific BRCM platform */
33*9a40c0fbSSheetal Tigadoli #pragma weak plat_bcm_bl31_early_platform_setup
34*9a40c0fbSSheetal Tigadoli #pragma weak plat_brcm_pwrc_setup
35*9a40c0fbSSheetal Tigadoli #pragma weak plat_brcm_security_setup
36*9a40c0fbSSheetal Tigadoli 
37*9a40c0fbSSheetal Tigadoli void plat_brcm_security_setup(void)
38*9a40c0fbSSheetal Tigadoli {
39*9a40c0fbSSheetal Tigadoli 
40*9a40c0fbSSheetal Tigadoli }
41*9a40c0fbSSheetal Tigadoli 
42*9a40c0fbSSheetal Tigadoli void plat_brcm_pwrc_setup(void)
43*9a40c0fbSSheetal Tigadoli {
44*9a40c0fbSSheetal Tigadoli 
45*9a40c0fbSSheetal Tigadoli }
46*9a40c0fbSSheetal Tigadoli 
47*9a40c0fbSSheetal Tigadoli void plat_bcm_bl31_early_platform_setup(void *from_bl2,
48*9a40c0fbSSheetal Tigadoli 				   bl_params_t *plat_params_from_bl2)
49*9a40c0fbSSheetal Tigadoli {
50*9a40c0fbSSheetal Tigadoli 
51*9a40c0fbSSheetal Tigadoli }
52*9a40c0fbSSheetal Tigadoli 
53*9a40c0fbSSheetal Tigadoli /*******************************************************************************
54*9a40c0fbSSheetal Tigadoli  * Return a pointer to the 'entry_point_info' structure of the next image for
55*9a40c0fbSSheetal Tigadoli  * the security state specified. BL33 corresponds to the non-secure image type
56*9a40c0fbSSheetal Tigadoli  * while BL32 corresponds to the secure image type. A NULL pointer is returned
57*9a40c0fbSSheetal Tigadoli  * if the image does not exist.
58*9a40c0fbSSheetal Tigadoli  ******************************************************************************/
59*9a40c0fbSSheetal Tigadoli struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
60*9a40c0fbSSheetal Tigadoli {
61*9a40c0fbSSheetal Tigadoli 	entry_point_info_t *next_image_info;
62*9a40c0fbSSheetal Tigadoli 
63*9a40c0fbSSheetal Tigadoli 	assert(sec_state_is_valid(type));
64*9a40c0fbSSheetal Tigadoli 	next_image_info = (type == NON_SECURE)
65*9a40c0fbSSheetal Tigadoli 			? &bl33_image_ep_info : &bl32_image_ep_info;
66*9a40c0fbSSheetal Tigadoli 	/*
67*9a40c0fbSSheetal Tigadoli 	 * None of the images on the ARM development platforms can have 0x0
68*9a40c0fbSSheetal Tigadoli 	 * as the entrypoint
69*9a40c0fbSSheetal Tigadoli 	 */
70*9a40c0fbSSheetal Tigadoli 	if (next_image_info->pc)
71*9a40c0fbSSheetal Tigadoli 		return next_image_info;
72*9a40c0fbSSheetal Tigadoli 	else
73*9a40c0fbSSheetal Tigadoli 		return NULL;
74*9a40c0fbSSheetal Tigadoli }
75*9a40c0fbSSheetal Tigadoli 
76*9a40c0fbSSheetal Tigadoli /*******************************************************************************
77*9a40c0fbSSheetal Tigadoli  * Perform any BL31 early platform setup common to ARM standard platforms.
78*9a40c0fbSSheetal Tigadoli  * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
79*9a40c0fbSSheetal Tigadoli  * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
80*9a40c0fbSSheetal Tigadoli  * done before the MMU is initialized so that the memory layout can be used
81*9a40c0fbSSheetal Tigadoli  * while creating page tables. BL2 has flushed this information to memory, so
82*9a40c0fbSSheetal Tigadoli  * we are guaranteed to pick up good data.
83*9a40c0fbSSheetal Tigadoli  ******************************************************************************/
84*9a40c0fbSSheetal Tigadoli void __init brcm_bl31_early_platform_setup(void *from_bl2,
85*9a40c0fbSSheetal Tigadoli 					  uintptr_t soc_fw_config,
86*9a40c0fbSSheetal Tigadoli 					  uintptr_t hw_config,
87*9a40c0fbSSheetal Tigadoli 					  void *plat_params_from_bl2)
88*9a40c0fbSSheetal Tigadoli {
89*9a40c0fbSSheetal Tigadoli 	/* Initialize the console to provide early debug support */
90*9a40c0fbSSheetal Tigadoli 	bcm_console_boot_init();
91*9a40c0fbSSheetal Tigadoli 
92*9a40c0fbSSheetal Tigadoli 	/* Initialize delay timer driver using SP804 dual timer 0 */
93*9a40c0fbSSheetal Tigadoli 	sp804_timer_init(SP804_TIMER0_BASE,
94*9a40c0fbSSheetal Tigadoli 			 SP804_TIMER0_CLKMULT, SP804_TIMER0_CLKDIV);
95*9a40c0fbSSheetal Tigadoli 
96*9a40c0fbSSheetal Tigadoli #if RESET_TO_BL31
97*9a40c0fbSSheetal Tigadoli 	/* There are no parameters from BL2 if BL31 is a reset vector */
98*9a40c0fbSSheetal Tigadoli 	assert(from_bl2 == NULL);
99*9a40c0fbSSheetal Tigadoli 	assert(plat_params_from_bl2 == NULL);
100*9a40c0fbSSheetal Tigadoli 
101*9a40c0fbSSheetal Tigadoli # ifdef BL32_BASE
102*9a40c0fbSSheetal Tigadoli 	/* Populate entry point information for BL32 */
103*9a40c0fbSSheetal Tigadoli 	SET_PARAM_HEAD(&bl32_image_ep_info,
104*9a40c0fbSSheetal Tigadoli 		       PARAM_EP,
105*9a40c0fbSSheetal Tigadoli 		       VERSION_1,
106*9a40c0fbSSheetal Tigadoli 		       0);
107*9a40c0fbSSheetal Tigadoli 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
108*9a40c0fbSSheetal Tigadoli 	bl32_image_ep_info.pc = BL32_BASE;
109*9a40c0fbSSheetal Tigadoli 	bl32_image_ep_info.spsr = brcm_get_spsr_for_bl32_entry();
110*9a40c0fbSSheetal Tigadoli # endif /* BL32_BASE */
111*9a40c0fbSSheetal Tigadoli 
112*9a40c0fbSSheetal Tigadoli 	/* Populate entry point information for BL33 */
113*9a40c0fbSSheetal Tigadoli 	SET_PARAM_HEAD(&bl33_image_ep_info,
114*9a40c0fbSSheetal Tigadoli 		       PARAM_EP,
115*9a40c0fbSSheetal Tigadoli 		       VERSION_1,
116*9a40c0fbSSheetal Tigadoli 		       0);
117*9a40c0fbSSheetal Tigadoli 	/*
118*9a40c0fbSSheetal Tigadoli 	 * Tell BL31 where the non-trusted software image
119*9a40c0fbSSheetal Tigadoli 	 * is located and the entry state information
120*9a40c0fbSSheetal Tigadoli 	 */
121*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
122*9a40c0fbSSheetal Tigadoli 
123*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.spsr = brcm_get_spsr_for_bl33_entry();
124*9a40c0fbSSheetal Tigadoli 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
125*9a40c0fbSSheetal Tigadoli 
126*9a40c0fbSSheetal Tigadoli # if ARM_LINUX_KERNEL_AS_BL33
127*9a40c0fbSSheetal Tigadoli 	/*
128*9a40c0fbSSheetal Tigadoli 	 * According to the file ``Documentation/arm64/booting.txt`` of the
129*9a40c0fbSSheetal Tigadoli 	 * Linux kernel tree, Linux expects the physical address of the device
130*9a40c0fbSSheetal Tigadoli 	 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
131*9a40c0fbSSheetal Tigadoli 	 * must be 0.
132*9a40c0fbSSheetal Tigadoli 	 */
133*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.args.arg0 = (u_register_t)PRELOADED_DTB_BASE;
134*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.args.arg1 = 0U;
135*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.args.arg2 = 0U;
136*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.args.arg3 = 0U;
137*9a40c0fbSSheetal Tigadoli # endif
138*9a40c0fbSSheetal Tigadoli 
139*9a40c0fbSSheetal Tigadoli #else /* RESET_TO_BL31 */
140*9a40c0fbSSheetal Tigadoli 
141*9a40c0fbSSheetal Tigadoli 	/*
142*9a40c0fbSSheetal Tigadoli 	 * In debug builds, we pass a special value in 'plat_params_from_bl2'
143*9a40c0fbSSheetal Tigadoli 	 * to verify platform parameters from BL2 to BL31.
144*9a40c0fbSSheetal Tigadoli 	 * In release builds, it's not used.
145*9a40c0fbSSheetal Tigadoli 	 */
146*9a40c0fbSSheetal Tigadoli 	assert(((unsigned long long)plat_params_from_bl2) ==
147*9a40c0fbSSheetal Tigadoli 		BRCM_BL31_PLAT_PARAM_VAL);
148*9a40c0fbSSheetal Tigadoli 
149*9a40c0fbSSheetal Tigadoli 	/*
150*9a40c0fbSSheetal Tigadoli 	 * Check params passed from BL2 should not be NULL
151*9a40c0fbSSheetal Tigadoli 	 */
152*9a40c0fbSSheetal Tigadoli 	bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
153*9a40c0fbSSheetal Tigadoli 
154*9a40c0fbSSheetal Tigadoli 	assert(params_from_bl2 != NULL);
155*9a40c0fbSSheetal Tigadoli 	assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
156*9a40c0fbSSheetal Tigadoli 	assert(params_from_bl2->h.version >= VERSION_2);
157*9a40c0fbSSheetal Tigadoli 
158*9a40c0fbSSheetal Tigadoli 	bl_params_node_t *bl_params = params_from_bl2->head;
159*9a40c0fbSSheetal Tigadoli 
160*9a40c0fbSSheetal Tigadoli 	/*
161*9a40c0fbSSheetal Tigadoli 	 * Copy BL33 and BL32 (if present), entry point information.
162*9a40c0fbSSheetal Tigadoli 	 * They are stored in Secure RAM, in BL2's address space.
163*9a40c0fbSSheetal Tigadoli 	 */
164*9a40c0fbSSheetal Tigadoli 	while (bl_params != NULL) {
165*9a40c0fbSSheetal Tigadoli 		if (bl_params->image_id == BL32_IMAGE_ID &&
166*9a40c0fbSSheetal Tigadoli 		    bl_params->image_info->h.attr != IMAGE_ATTRIB_SKIP_LOADING)
167*9a40c0fbSSheetal Tigadoli 			bl32_image_ep_info = *bl_params->ep_info;
168*9a40c0fbSSheetal Tigadoli 
169*9a40c0fbSSheetal Tigadoli 		if (bl_params->image_id == BL33_IMAGE_ID)
170*9a40c0fbSSheetal Tigadoli 			bl33_image_ep_info = *bl_params->ep_info;
171*9a40c0fbSSheetal Tigadoli 
172*9a40c0fbSSheetal Tigadoli 		bl_params = bl_params->next_params_info;
173*9a40c0fbSSheetal Tigadoli 	}
174*9a40c0fbSSheetal Tigadoli 
175*9a40c0fbSSheetal Tigadoli 	if (bl33_image_ep_info.pc == 0U)
176*9a40c0fbSSheetal Tigadoli 		panic();
177*9a40c0fbSSheetal Tigadoli #endif /* RESET_TO_BL31 */
178*9a40c0fbSSheetal Tigadoli 
179*9a40c0fbSSheetal Tigadoli #ifdef BL33_SHARED_DDR_BASE
180*9a40c0fbSSheetal Tigadoli 	/* Pass information to BL33 thorugh x0 */
181*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.args.arg0 = (u_register_t)BL33_SHARED_DDR_BASE;
182*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.args.arg1 = 0ULL;
183*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.args.arg2 = 0ULL;
184*9a40c0fbSSheetal Tigadoli 	bl33_image_ep_info.args.arg3 = 0ULL;
185*9a40c0fbSSheetal Tigadoli #endif
186*9a40c0fbSSheetal Tigadoli }
187*9a40c0fbSSheetal Tigadoli 
188*9a40c0fbSSheetal Tigadoli void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
189*9a40c0fbSSheetal Tigadoli 		u_register_t arg2, u_register_t arg3)
190*9a40c0fbSSheetal Tigadoli {
191*9a40c0fbSSheetal Tigadoli #ifdef BL31_LOG_LEVEL
192*9a40c0fbSSheetal Tigadoli 	SET_LOG_LEVEL(BL31_LOG_LEVEL);
193*9a40c0fbSSheetal Tigadoli #endif
194*9a40c0fbSSheetal Tigadoli 
195*9a40c0fbSSheetal Tigadoli 	brcm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
196*9a40c0fbSSheetal Tigadoli 
197*9a40c0fbSSheetal Tigadoli 	plat_bcm_bl31_early_platform_setup((void *)arg0, (void *)arg3);
198*9a40c0fbSSheetal Tigadoli 
199*9a40c0fbSSheetal Tigadoli #ifdef DRIVER_CC_ENABLE
200*9a40c0fbSSheetal Tigadoli 	/*
201*9a40c0fbSSheetal Tigadoli 	 * Initialize Interconnect for this cluster during cold boot.
202*9a40c0fbSSheetal Tigadoli 	 * No need for locks as no other CPU is active.
203*9a40c0fbSSheetal Tigadoli 	 */
204*9a40c0fbSSheetal Tigadoli 	plat_brcm_interconnect_init();
205*9a40c0fbSSheetal Tigadoli 
206*9a40c0fbSSheetal Tigadoli 	/*
207*9a40c0fbSSheetal Tigadoli 	 * Enable Interconnect coherency for the primary CPU's cluster.
208*9a40c0fbSSheetal Tigadoli 	 * Earlier bootloader stages might already do this (e.g. Trusted
209*9a40c0fbSSheetal Tigadoli 	 * Firmware's BL1 does it) but we can't assume so. There is no harm in
210*9a40c0fbSSheetal Tigadoli 	 * executing this code twice anyway.
211*9a40c0fbSSheetal Tigadoli 	 * Platform specific PSCI code will enable coherency for other
212*9a40c0fbSSheetal Tigadoli 	 * clusters.
213*9a40c0fbSSheetal Tigadoli 	 */
214*9a40c0fbSSheetal Tigadoli 	plat_brcm_interconnect_enter_coherency();
215*9a40c0fbSSheetal Tigadoli #endif
216*9a40c0fbSSheetal Tigadoli }
217*9a40c0fbSSheetal Tigadoli 
218*9a40c0fbSSheetal Tigadoli /*******************************************************************************
219*9a40c0fbSSheetal Tigadoli  * Perform any BL31 platform setup common to ARM standard platforms
220*9a40c0fbSSheetal Tigadoli  ******************************************************************************/
221*9a40c0fbSSheetal Tigadoli void brcm_bl31_platform_setup(void)
222*9a40c0fbSSheetal Tigadoli {
223*9a40c0fbSSheetal Tigadoli 	/* Initialize the GIC driver, cpu and distributor interfaces */
224*9a40c0fbSSheetal Tigadoli 	plat_brcm_gic_driver_init();
225*9a40c0fbSSheetal Tigadoli 	plat_brcm_gic_init();
226*9a40c0fbSSheetal Tigadoli 
227*9a40c0fbSSheetal Tigadoli 	/* Initialize power controller before setting up topology */
228*9a40c0fbSSheetal Tigadoli 	plat_brcm_pwrc_setup();
229*9a40c0fbSSheetal Tigadoli }
230*9a40c0fbSSheetal Tigadoli 
231*9a40c0fbSSheetal Tigadoli /*******************************************************************************
232*9a40c0fbSSheetal Tigadoli  * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
233*9a40c0fbSSheetal Tigadoli  * standard platforms
234*9a40c0fbSSheetal Tigadoli  * Perform BL31 platform setup
235*9a40c0fbSSheetal Tigadoli  ******************************************************************************/
236*9a40c0fbSSheetal Tigadoli void brcm_bl31_plat_runtime_setup(void)
237*9a40c0fbSSheetal Tigadoli {
238*9a40c0fbSSheetal Tigadoli 	console_switch_state(CONSOLE_FLAG_RUNTIME);
239*9a40c0fbSSheetal Tigadoli 
240*9a40c0fbSSheetal Tigadoli 	/* Initialize the runtime console */
241*9a40c0fbSSheetal Tigadoli 	bcm_console_runtime_init();
242*9a40c0fbSSheetal Tigadoli }
243*9a40c0fbSSheetal Tigadoli 
244*9a40c0fbSSheetal Tigadoli void bl31_platform_setup(void)
245*9a40c0fbSSheetal Tigadoli {
246*9a40c0fbSSheetal Tigadoli 	brcm_bl31_platform_setup();
247*9a40c0fbSSheetal Tigadoli 
248*9a40c0fbSSheetal Tigadoli 	/* Initialize the secure environment */
249*9a40c0fbSSheetal Tigadoli 	plat_brcm_security_setup();
250*9a40c0fbSSheetal Tigadoli }
251*9a40c0fbSSheetal Tigadoli 
252*9a40c0fbSSheetal Tigadoli void bl31_plat_runtime_setup(void)
253*9a40c0fbSSheetal Tigadoli {
254*9a40c0fbSSheetal Tigadoli 	brcm_bl31_plat_runtime_setup();
255*9a40c0fbSSheetal Tigadoli }
256*9a40c0fbSSheetal Tigadoli 
257*9a40c0fbSSheetal Tigadoli /*******************************************************************************
258*9a40c0fbSSheetal Tigadoli  * Perform the very early platform specific architectural setup shared between
259*9a40c0fbSSheetal Tigadoli  * ARM standard platforms. This only does basic initialization. Later
260*9a40c0fbSSheetal Tigadoli  * architectural setup (bl31_arch_setup()) does not do anything platform
261*9a40c0fbSSheetal Tigadoli  * specific.
262*9a40c0fbSSheetal Tigadoli  ******************************************************************************/
263*9a40c0fbSSheetal Tigadoli void __init brcm_bl31_plat_arch_setup(void)
264*9a40c0fbSSheetal Tigadoli {
265*9a40c0fbSSheetal Tigadoli #ifndef MMU_DISABLED
266*9a40c0fbSSheetal Tigadoli 	const mmap_region_t bl_regions[] = {
267*9a40c0fbSSheetal Tigadoli 		MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
268*9a40c0fbSSheetal Tigadoli 				MT_MEMORY | MT_RW | MT_SECURE),
269*9a40c0fbSSheetal Tigadoli 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
270*9a40c0fbSSheetal Tigadoli 				MT_CODE | MT_SECURE),
271*9a40c0fbSSheetal Tigadoli 		MAP_REGION_FLAT(BL_RO_DATA_BASE,
272*9a40c0fbSSheetal Tigadoli 				BL_RO_DATA_END - BL_RO_DATA_BASE,
273*9a40c0fbSSheetal Tigadoli 				MT_RO_DATA | MT_SECURE),
274*9a40c0fbSSheetal Tigadoli #if USE_COHERENT_MEM
275*9a40c0fbSSheetal Tigadoli 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
276*9a40c0fbSSheetal Tigadoli 				BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
277*9a40c0fbSSheetal Tigadoli 				MT_DEVICE | MT_RW | MT_SECURE),
278*9a40c0fbSSheetal Tigadoli #endif
279*9a40c0fbSSheetal Tigadoli 		{0}
280*9a40c0fbSSheetal Tigadoli 	};
281*9a40c0fbSSheetal Tigadoli 
282*9a40c0fbSSheetal Tigadoli 	setup_page_tables(bl_regions, plat_brcm_get_mmap());
283*9a40c0fbSSheetal Tigadoli 
284*9a40c0fbSSheetal Tigadoli 	enable_mmu_el3(0);
285*9a40c0fbSSheetal Tigadoli #endif
286*9a40c0fbSSheetal Tigadoli }
287*9a40c0fbSSheetal Tigadoli 
288*9a40c0fbSSheetal Tigadoli void __init bl31_plat_arch_setup(void)
289*9a40c0fbSSheetal Tigadoli {
290*9a40c0fbSSheetal Tigadoli 	brcm_bl31_plat_arch_setup();
291*9a40c0fbSSheetal Tigadoli }
292