xref: /rk3399_ARM-atf/plat/brcm/board/stingray/src/ihost_pm.c (revision 926cd70a0cc3a0cbf209a87765a8dc0b869798e3)
1*9a40c0fbSSheetal Tigadoli /*
2*9a40c0fbSSheetal Tigadoli  * Copyright (c) 2016 - 2020, Broadcom
3*9a40c0fbSSheetal Tigadoli  *
4*9a40c0fbSSheetal Tigadoli  * SPDX-License-Identifier: BSD-3-Clause
5*9a40c0fbSSheetal Tigadoli  */
6*9a40c0fbSSheetal Tigadoli 
7*9a40c0fbSSheetal Tigadoli #include <common/debug.h>
8*9a40c0fbSSheetal Tigadoli #include <drivers/delay_timer.h>
9*9a40c0fbSSheetal Tigadoli #include <lib/mmio.h>
10*9a40c0fbSSheetal Tigadoli 
11*9a40c0fbSSheetal Tigadoli #include <dmu.h>
12*9a40c0fbSSheetal Tigadoli #include <ihost_pm.h>
13*9a40c0fbSSheetal Tigadoli #include <platform_def.h>
14*9a40c0fbSSheetal Tigadoli 
15*9a40c0fbSSheetal Tigadoli #define CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST1			2
16*9a40c0fbSSheetal Tigadoli #define CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST2			1
17*9a40c0fbSSheetal Tigadoli #define CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST3			0
18*9a40c0fbSSheetal Tigadoli #define CDRU_MISC_RESET_CONTROL__CDRU_IH1_RESET				9
19*9a40c0fbSSheetal Tigadoli #define CDRU_MISC_RESET_CONTROL__CDRU_IH2_RESET				8
20*9a40c0fbSSheetal Tigadoli #define CDRU_MISC_RESET_CONTROL__CDRU_IH3_RESET				7
21*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0						0x480
22*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_1						0x484
23*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_4_CONTROL					0x810
24*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_DFT			3
25*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_MEM			6
26*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_I_O			0
27*9a40c0fbSSheetal Tigadoli #define A72_CRM_SUBSYSTEM_MEMORY_CONTROL_3				0xB4C
28*9a40c0fbSSheetal Tigadoli #define MEMORY_PDA_HI_SHIFT						0x0
29*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_PWR_ON						0x70
30*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_PWR_ON__PLL0_ISO_PLLOUT				4
31*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_PWR_ON__PLL0_PWRON_LDO				1
32*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_PWR_ON__PLL0_PWRON_PLL				0
33*9a40c0fbSSheetal Tigadoli #define A72_CRM_SUBSYSTEM_MEMORY_CONTROL_2				0xB48
34*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_INTERRUPT_STATUS					0x8c
35*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_INTERRUPT_STATUS__PLL0_LOCK_LOST_STATUS		8
36*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_INTERRUPT_STATUS__PLL0_LOCK_STATUS			9
37*9a40c0fbSSheetal Tigadoli #define A72_CRM_INTERRUPT_ENABLE					0x4
38*9a40c0fbSSheetal Tigadoli #define A72_CRM_INTERRUPT_ENABLE__PLL0_INT_ENABLE			4
39*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_INTERRUPT_ENABLE					0x88
40*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_INTERRUPT_ENABLE__PLL0_LOCK_STATUS_INT_ENB		9
41*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL_INTERRUPT_ENABLE__PLL0_LOCK_LOST_STATUS_INT_ENB	8
42*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL0_CFG0_CTRL						0x120
43*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL0_CFG1_CTRL						0x124
44*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL0_CFG2_CTRL						0x128
45*9a40c0fbSSheetal Tigadoli #define A72_CRM_PLL0_CFG3_CTRL						0x12C
46*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_DBGCTRL__DBGROMADDRV			0
47*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_DBGCTRL					0xD50
48*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_DBGROM_LO					0xD54
49*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_DBGROM_HI					0xD58
50*9a40c0fbSSheetal Tigadoli #define A72_CRM_SUBSYSTEM_CONFIG_1__DBGL1RSTDISABLE			2
51*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__CRYSTAL26_SOFTRESETN			0
52*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__CRM_PLL0_SOFTRESETN			1
53*9a40c0fbSSheetal Tigadoli #define A72_CRM_AXI_CLK_DESC						0x304
54*9a40c0fbSSheetal Tigadoli #define A72_CRM_ACP_CLK_DESC						0x308
55*9a40c0fbSSheetal Tigadoli #define A72_CRM_ATB_CLK_DESC						0x30C
56*9a40c0fbSSheetal Tigadoli #define A72_CRM_PCLKDBG_DESC						0x310
57*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_MODE_CONTROL					0x40
58*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_MODE_CONTROL__CLK_CHANGE_TRIGGER			0
59*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_CONTROL_0						0x200
60*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_CONTROL_0__ARM_HW_SW_ENABLE_SEL			0
61*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_CONTROL_0__AXI_HW_SW_ENABLE_SEL			2
62*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_CONTROL_0__ACP_HW_SW_ENABLE_SEL			4
63*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_CONTROL_0__ATB_HW_SW_ENABLE_SEL			6
64*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_CONTROL_0__PCLKDBG_HW_SW_ENA_SEL			8
65*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_CONTROL_1						0x204
66*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_CONTROL_1__TMON_HW_SW_ENABLE_SEL			6
67*9a40c0fbSSheetal Tigadoli #define A72_CRM_CLOCK_CONTROL_1__APB_HW_SW_ENABLE_SEL			8
68*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__CRYSTAL26_SOFTRESETN			0
69*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__CRM_PLL0_SOFTRESETN			1
70*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__AXI_SOFTRESETN				9
71*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__ACP_SOFTRESETN				10
72*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__ATB_SOFTRESETN				11
73*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__PCLKDBG_SOFTRESETN			12
74*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__TMON_SOFTRESETN				15
75*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__L2_SOFTRESETN				3
76*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_1__APB_SOFTRESETN				8
77*9a40c0fbSSheetal Tigadoli 
78*9a40c0fbSSheetal Tigadoli /* core related regs */
79*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_0_CONTROL					0x800
80*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_0_CONTROL__DOMAIN_0_ISO_MEM			0x6
81*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_0_CONTROL__DOMAIN_0_ISO_I_O			0x0
82*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_1_CONTROL					0x804
83*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_1_CONTROL__DOMAIN_1_ISO_MEM			0x6
84*9a40c0fbSSheetal Tigadoli #define A72_CRM_DOMAIN_1_CONTROL__DOMAIN_1_ISO_I_O			0x0
85*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_RVBA0_LO					0xD10
86*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_RVBA0_MID					0xD14
87*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_RVBA0_HI					0xD18
88*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_RVBA1_LO					0xD20
89*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_RVBA1_MID					0xD24
90*9a40c0fbSSheetal Tigadoli #define A72_CRM_CORE_CONFIG_RVBA1_HI					0xD28
91*9a40c0fbSSheetal Tigadoli #define A72_CRM_SUBSYSTEM_CONFIG_0					0xC80
92*9a40c0fbSSheetal Tigadoli #define A72_CRM_SUBSYSTEM_CONFIG_0__DBGPWRDUP_CFG_SHIFT			4
93*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__COREPOR0_SOFTRESETN			4
94*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_0__COREPOR1_SOFTRESETN			5
95*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_1__CORE0_SOFTRESETN				0
96*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_1__DEBUG0_SOFTRESETN				4
97*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_1__CORE1_SOFTRESETN				1
98*9a40c0fbSSheetal Tigadoli #define A72_CRM_SOFTRESETN_1__DEBUG1_SOFTRESETN				5
99*9a40c0fbSSheetal Tigadoli 
100*9a40c0fbSSheetal Tigadoli #define SPROC_MEMORY_BISR 0
101*9a40c0fbSSheetal Tigadoli 
102*9a40c0fbSSheetal Tigadoli static int cluster_power_status[PLAT_BRCM_CLUSTER_COUNT] = {CLUSTER_POWER_ON,
103*9a40c0fbSSheetal Tigadoli 							   CLUSTER_POWER_OFF,
104*9a40c0fbSSheetal Tigadoli 							   CLUSTER_POWER_OFF,
105*9a40c0fbSSheetal Tigadoli 							   CLUSTER_POWER_OFF};
106*9a40c0fbSSheetal Tigadoli 
ihost_power_on_cluster(u_register_t mpidr)107*9a40c0fbSSheetal Tigadoli void ihost_power_on_cluster(u_register_t mpidr)
108*9a40c0fbSSheetal Tigadoli {
109*9a40c0fbSSheetal Tigadoli 	uint32_t rst, d2xs;
110*9a40c0fbSSheetal Tigadoli 	uint32_t cluster_id;
111*9a40c0fbSSheetal Tigadoli 	uint32_t ihost_base;
112*9a40c0fbSSheetal Tigadoli #if SPROC_MEMORY_BISR
113*9a40c0fbSSheetal Tigadoli 	uint32_t bisr, cnt;
114*9a40c0fbSSheetal Tigadoli #endif
115*9a40c0fbSSheetal Tigadoli 	cluster_id = MPIDR_AFFLVL1_VAL(mpidr);
116*9a40c0fbSSheetal Tigadoli 	uint32_t cluster0_freq_sel;
117*9a40c0fbSSheetal Tigadoli 
118*9a40c0fbSSheetal Tigadoli 	if (cluster_power_status[cluster_id] == CLUSTER_POWER_ON)
119*9a40c0fbSSheetal Tigadoli 		return;
120*9a40c0fbSSheetal Tigadoli 
121*9a40c0fbSSheetal Tigadoli 	cluster_power_status[cluster_id] = CLUSTER_POWER_ON;
122*9a40c0fbSSheetal Tigadoli 	INFO("enabling Cluster #%u\n", cluster_id);
123*9a40c0fbSSheetal Tigadoli 
124*9a40c0fbSSheetal Tigadoli 	switch (cluster_id) {
125*9a40c0fbSSheetal Tigadoli 	case 1:
126*9a40c0fbSSheetal Tigadoli 		rst = (1 << CDRU_MISC_RESET_CONTROL__CDRU_IH1_RESET);
127*9a40c0fbSSheetal Tigadoli 		d2xs = (1 << CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST1);
128*9a40c0fbSSheetal Tigadoli #if SPROC_MEMORY_BISR
129*9a40c0fbSSheetal Tigadoli 		bisr = CRMU_BISR_PDG_MASK__CRMU_BISR_IHOST1;
130*9a40c0fbSSheetal Tigadoli #endif
131*9a40c0fbSSheetal Tigadoli 		break;
132*9a40c0fbSSheetal Tigadoli 	case 2:
133*9a40c0fbSSheetal Tigadoli 		rst = (1 << CDRU_MISC_RESET_CONTROL__CDRU_IH2_RESET);
134*9a40c0fbSSheetal Tigadoli 		d2xs = (1 << CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST2);
135*9a40c0fbSSheetal Tigadoli #if SPROC_MEMORY_BISR
136*9a40c0fbSSheetal Tigadoli 		bisr = CRMU_BISR_PDG_MASK__CRMU_BISR_IHOST2;
137*9a40c0fbSSheetal Tigadoli #endif
138*9a40c0fbSSheetal Tigadoli 		break;
139*9a40c0fbSSheetal Tigadoli 	case 3:
140*9a40c0fbSSheetal Tigadoli 		rst = (1 << CDRU_MISC_RESET_CONTROL__CDRU_IH3_RESET);
141*9a40c0fbSSheetal Tigadoli 		d2xs = (1 << CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST3);
142*9a40c0fbSSheetal Tigadoli #if SPROC_MEMORY_BISR
143*9a40c0fbSSheetal Tigadoli 		bisr = CRMU_BISR_PDG_MASK__CRMU_BISR_IHOST3;
144*9a40c0fbSSheetal Tigadoli #endif
145*9a40c0fbSSheetal Tigadoli 		break;
146*9a40c0fbSSheetal Tigadoli 	default:
147*9a40c0fbSSheetal Tigadoli 		ERROR("Invalid cluster :%u\n", cluster_id);
148*9a40c0fbSSheetal Tigadoli 		return;
149*9a40c0fbSSheetal Tigadoli 	}
150*9a40c0fbSSheetal Tigadoli 
151*9a40c0fbSSheetal Tigadoli 	/* Releasing ihost resets */
152*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(CDRU_MISC_RESET_CONTROL, rst);
153*9a40c0fbSSheetal Tigadoli 
154*9a40c0fbSSheetal Tigadoli 	/* calculate cluster/ihost base address */
155*9a40c0fbSSheetal Tigadoli 	ihost_base = IHOST0_BASE + cluster_id * IHOST_ADDR_SPACE;
156*9a40c0fbSSheetal Tigadoli 
157*9a40c0fbSSheetal Tigadoli 	/* Remove Cluster IO isolation */
158*9a40c0fbSSheetal Tigadoli 	mmio_clrsetbits_32(ihost_base + A72_CRM_DOMAIN_4_CONTROL,
159*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_I_O),
160*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_DFT) |
161*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_MEM));
162*9a40c0fbSSheetal Tigadoli 
163*9a40c0fbSSheetal Tigadoli 	/*
164*9a40c0fbSSheetal Tigadoli 	 * Since BISR sequence requires that all cores of cluster should
165*9a40c0fbSSheetal Tigadoli 	 * have removed I/O isolation hence doing same here.
166*9a40c0fbSSheetal Tigadoli 	 */
167*9a40c0fbSSheetal Tigadoli 	/* Remove core0 memory IO isolations */
168*9a40c0fbSSheetal Tigadoli 	mmio_clrsetbits_32(ihost_base + A72_CRM_DOMAIN_0_CONTROL,
169*9a40c0fbSSheetal Tigadoli 			  (1 << A72_CRM_DOMAIN_0_CONTROL__DOMAIN_0_ISO_I_O),
170*9a40c0fbSSheetal Tigadoli 			  (1 << A72_CRM_DOMAIN_0_CONTROL__DOMAIN_0_ISO_MEM));
171*9a40c0fbSSheetal Tigadoli 
172*9a40c0fbSSheetal Tigadoli 	/* Remove core1 memory IO isolations */
173*9a40c0fbSSheetal Tigadoli 	mmio_clrsetbits_32(ihost_base + A72_CRM_DOMAIN_1_CONTROL,
174*9a40c0fbSSheetal Tigadoli 			  (1 << A72_CRM_DOMAIN_1_CONTROL__DOMAIN_1_ISO_I_O),
175*9a40c0fbSSheetal Tigadoli 			  (1 << A72_CRM_DOMAIN_1_CONTROL__DOMAIN_1_ISO_MEM));
176*9a40c0fbSSheetal Tigadoli 
177*9a40c0fbSSheetal Tigadoli #if SPROC_MEMORY_BISR
178*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(CRMU_BISR_PDG_MASK, (1 << bisr));
179*9a40c0fbSSheetal Tigadoli 
180*9a40c0fbSSheetal Tigadoli 	if (!(mmio_read_32(CDRU_CHIP_STRAP_DATA_LSW) &
181*9a40c0fbSSheetal Tigadoli 		       (1 << CDRU_CHIP_STRAP_DATA_LSW__BISR_BYPASS_MODE))) {
182*9a40c0fbSSheetal Tigadoli 		/* BISR completion would take max 2 usec */
183*9a40c0fbSSheetal Tigadoli 		cnt = 0;
184*9a40c0fbSSheetal Tigadoli 		while (cnt < 2) {
185*9a40c0fbSSheetal Tigadoli 			udelay(1);
186*9a40c0fbSSheetal Tigadoli 			if (mmio_read_32(CRMU_CHIP_OTPC_STATUS) &
187*9a40c0fbSSheetal Tigadoli 			(1 << CRMU_CHIP_OTPC_STATUS__OTP_BISR_LOAD_DONE))
188*9a40c0fbSSheetal Tigadoli 				break;
189*9a40c0fbSSheetal Tigadoli 			cnt++;
190*9a40c0fbSSheetal Tigadoli 		}
191*9a40c0fbSSheetal Tigadoli 	}
192*9a40c0fbSSheetal Tigadoli 
193*9a40c0fbSSheetal Tigadoli 	/* if BISR is not completed, need to be checked with ASIC team */
194*9a40c0fbSSheetal Tigadoli 	if (((mmio_read_32(CRMU_CHIP_OTPC_STATUS)) &
195*9a40c0fbSSheetal Tigadoli 	   (1 << CRMU_CHIP_OTPC_STATUS__OTP_BISR_LOAD_DONE)) == 0) {
196*9a40c0fbSSheetal Tigadoli 		WARN("BISR did not completed and need to be addressed\n");
197*9a40c0fbSSheetal Tigadoli 	}
198*9a40c0fbSSheetal Tigadoli #endif
199*9a40c0fbSSheetal Tigadoli 
200*9a40c0fbSSheetal Tigadoli 	/* PLL Power up. supply is already on. Turn on PLL LDO/PWR */
201*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_PLL_PWR_ON,
202*9a40c0fbSSheetal Tigadoli 		     (1 << A72_CRM_PLL_PWR_ON__PLL0_ISO_PLLOUT) |
203*9a40c0fbSSheetal Tigadoli 		     (1 << A72_CRM_PLL_PWR_ON__PLL0_PWRON_LDO) |
204*9a40c0fbSSheetal Tigadoli 		     (1 << A72_CRM_PLL_PWR_ON__PLL0_PWRON_PLL));
205*9a40c0fbSSheetal Tigadoli 
206*9a40c0fbSSheetal Tigadoli 	/* 1us in spec; Doubling it to be safe*/
207*9a40c0fbSSheetal Tigadoli 	udelay(2);
208*9a40c0fbSSheetal Tigadoli 
209*9a40c0fbSSheetal Tigadoli 	/* Remove PLL output ISO */
210*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_PLL_PWR_ON,
211*9a40c0fbSSheetal Tigadoli 		     (1 << A72_CRM_PLL_PWR_ON__PLL0_PWRON_LDO) |
212*9a40c0fbSSheetal Tigadoli 		     (1 << A72_CRM_PLL_PWR_ON__PLL0_PWRON_PLL));
213*9a40c0fbSSheetal Tigadoli 
214*9a40c0fbSSheetal Tigadoli 	/*
215*9a40c0fbSSheetal Tigadoli 	 * PLL0 Configuration Control Register
216*9a40c0fbSSheetal Tigadoli 	 * these 4 registers drive the i_pll_ctrl[63:0] input of pll
217*9a40c0fbSSheetal Tigadoli 	 * (16b per register).
218*9a40c0fbSSheetal Tigadoli 	 * the values are derived from the spec (sections 8 and 10).
219*9a40c0fbSSheetal Tigadoli 	 */
220*9a40c0fbSSheetal Tigadoli 
221*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_PLL0_CFG0_CTRL, 0x00000000);
222*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_PLL0_CFG1_CTRL, 0x00008400);
223*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_PLL0_CFG2_CTRL, 0x00000001);
224*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_PLL0_CFG3_CTRL, 0x00000000);
225*9a40c0fbSSheetal Tigadoli 
226*9a40c0fbSSheetal Tigadoli 	/* Read the freq_sel from cluster 0, which is up already */
227*9a40c0fbSSheetal Tigadoli 	cluster0_freq_sel = bcm_get_ihost_pll_freq(0);
228*9a40c0fbSSheetal Tigadoli 	bcm_set_ihost_pll_freq(cluster_id, cluster0_freq_sel);
229*9a40c0fbSSheetal Tigadoli 
230*9a40c0fbSSheetal Tigadoli 	udelay(1);
231*9a40c0fbSSheetal Tigadoli 
232*9a40c0fbSSheetal Tigadoli 	/* Release clock source reset */
233*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0,
234*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__CRYSTAL26_SOFTRESETN) |
235*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__CRM_PLL0_SOFTRESETN));
236*9a40c0fbSSheetal Tigadoli 
237*9a40c0fbSSheetal Tigadoli 	udelay(1);
238*9a40c0fbSSheetal Tigadoli 
239*9a40c0fbSSheetal Tigadoli 	/*
240*9a40c0fbSSheetal Tigadoli 	 * Integer division for clks (divider value = n+1).
241*9a40c0fbSSheetal Tigadoli 	 * These are the divisor of ARM PLL clock frequecy.
242*9a40c0fbSSheetal Tigadoli 	 */
243*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_AXI_CLK_DESC, 0x00000001);
244*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_ACP_CLK_DESC, 0x00000001);
245*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_ATB_CLK_DESC, 0x00000004);
246*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_PCLKDBG_DESC, 0x0000000b);
247*9a40c0fbSSheetal Tigadoli 
248*9a40c0fbSSheetal Tigadoli 	/*
249*9a40c0fbSSheetal Tigadoli 	 * clock change trigger - must set to take effect after clock
250*9a40c0fbSSheetal Tigadoli 	 * source change
251*9a40c0fbSSheetal Tigadoli 	 */
252*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_CLOCK_MODE_CONTROL,
253*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_CLOCK_MODE_CONTROL__CLK_CHANGE_TRIGGER));
254*9a40c0fbSSheetal Tigadoli 
255*9a40c0fbSSheetal Tigadoli 	/* turn on functional clocks */
256*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_CLOCK_CONTROL_0,
257*9a40c0fbSSheetal Tigadoli 		       (3 << A72_CRM_CLOCK_CONTROL_0__ARM_HW_SW_ENABLE_SEL) |
258*9a40c0fbSSheetal Tigadoli 		       (3 << A72_CRM_CLOCK_CONTROL_0__AXI_HW_SW_ENABLE_SEL) |
259*9a40c0fbSSheetal Tigadoli 		       (3 << A72_CRM_CLOCK_CONTROL_0__ACP_HW_SW_ENABLE_SEL) |
260*9a40c0fbSSheetal Tigadoli 		       (3 << A72_CRM_CLOCK_CONTROL_0__ATB_HW_SW_ENABLE_SEL) |
261*9a40c0fbSSheetal Tigadoli 		       (3 << A72_CRM_CLOCK_CONTROL_0__PCLKDBG_HW_SW_ENA_SEL));
262*9a40c0fbSSheetal Tigadoli 
263*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_CLOCK_CONTROL_1,
264*9a40c0fbSSheetal Tigadoli 		       (3 << A72_CRM_CLOCK_CONTROL_1__TMON_HW_SW_ENABLE_SEL) |
265*9a40c0fbSSheetal Tigadoli 		       (3 << A72_CRM_CLOCK_CONTROL_1__APB_HW_SW_ENABLE_SEL));
266*9a40c0fbSSheetal Tigadoli 
267*9a40c0fbSSheetal Tigadoli 	/* Program D2XS Power Down Registers */
268*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(CDRU_CCN_REGISTER_CONTROL_1, d2xs);
269*9a40c0fbSSheetal Tigadoli 
270*9a40c0fbSSheetal Tigadoli 	/* Program Core Config Debug ROM Address Registers */
271*9a40c0fbSSheetal Tigadoli 	/* mark valid for Debug ROM base address */
272*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_DBGCTRL,
273*9a40c0fbSSheetal Tigadoli 		     (1 << A72_CRM_CORE_CONFIG_DBGCTRL__DBGROMADDRV));
274*9a40c0fbSSheetal Tigadoli 
275*9a40c0fbSSheetal Tigadoli 	/* Program Lo and HI address of coresight DBG rom address */
276*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_DBGROM_LO,
277*9a40c0fbSSheetal Tigadoli 		     (CORESIGHT_BASE_ADDR >> 12) & 0xffff);
278*9a40c0fbSSheetal Tigadoli 	mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_DBGROM_HI,
279*9a40c0fbSSheetal Tigadoli 		     (CORESIGHT_BASE_ADDR >> 28) & 0xffff);
280*9a40c0fbSSheetal Tigadoli 
281*9a40c0fbSSheetal Tigadoli 	/*
282*9a40c0fbSSheetal Tigadoli 	 * Release soft resets of different components.
283*9a40c0fbSSheetal Tigadoli 	 * Order: Bus clocks --> PERIPH --> L2 --> cores
284*9a40c0fbSSheetal Tigadoli 	 */
285*9a40c0fbSSheetal Tigadoli 
286*9a40c0fbSSheetal Tigadoli 	/* Bus clocks soft resets */
287*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0,
288*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__CRYSTAL26_SOFTRESETN) |
289*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__CRM_PLL0_SOFTRESETN) |
290*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__AXI_SOFTRESETN) |
291*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__ACP_SOFTRESETN) |
292*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__ATB_SOFTRESETN) |
293*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__PCLKDBG_SOFTRESETN));
294*9a40c0fbSSheetal Tigadoli 
295*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_1,
296*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_1__APB_SOFTRESETN));
297*9a40c0fbSSheetal Tigadoli 
298*9a40c0fbSSheetal Tigadoli 	/* Periph component softreset */
299*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0,
300*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__TMON_SOFTRESETN));
301*9a40c0fbSSheetal Tigadoli 
302*9a40c0fbSSheetal Tigadoli 	/* L2 softreset */
303*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0,
304*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__L2_SOFTRESETN));
305*9a40c0fbSSheetal Tigadoli 
306*9a40c0fbSSheetal Tigadoli 	/* Enable and program Satellite timer */
307*9a40c0fbSSheetal Tigadoli 	ihost_enable_satellite_timer(cluster_id);
308*9a40c0fbSSheetal Tigadoli }
309*9a40c0fbSSheetal Tigadoli 
ihost_power_on_secondary_core(u_register_t mpidr,uint64_t rvbar)310*9a40c0fbSSheetal Tigadoli void ihost_power_on_secondary_core(u_register_t mpidr, uint64_t rvbar)
311*9a40c0fbSSheetal Tigadoli {
312*9a40c0fbSSheetal Tigadoli 	uint32_t ihost_base;
313*9a40c0fbSSheetal Tigadoli 	uint32_t coreid = MPIDR_AFFLVL0_VAL(mpidr);
314*9a40c0fbSSheetal Tigadoli 	uint32_t cluster_id = MPIDR_AFFLVL1_VAL(mpidr);
315*9a40c0fbSSheetal Tigadoli 
316*9a40c0fbSSheetal Tigadoli 	ihost_base = IHOST0_BASE + cluster_id * IHOST_ADDR_SPACE;
317*9a40c0fbSSheetal Tigadoli 	INFO("programming core #%u\n", coreid);
318*9a40c0fbSSheetal Tigadoli 
319*9a40c0fbSSheetal Tigadoli 	if (coreid) {
320*9a40c0fbSSheetal Tigadoli 		/* program the entry point for core1 */
321*9a40c0fbSSheetal Tigadoli 		mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA1_LO,
322*9a40c0fbSSheetal Tigadoli 			      rvbar & 0xFFFF);
323*9a40c0fbSSheetal Tigadoli 		mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA1_MID,
324*9a40c0fbSSheetal Tigadoli 			     (rvbar >> 16) & 0xFFFF);
325*9a40c0fbSSheetal Tigadoli 		mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA1_HI,
326*9a40c0fbSSheetal Tigadoli 			     (rvbar >> 32) & 0xFFFF);
327*9a40c0fbSSheetal Tigadoli 	} else {
328*9a40c0fbSSheetal Tigadoli 		/* program the entry point for core */
329*9a40c0fbSSheetal Tigadoli 		mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA0_LO,
330*9a40c0fbSSheetal Tigadoli 			      rvbar & 0xFFFF);
331*9a40c0fbSSheetal Tigadoli 		mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA0_MID,
332*9a40c0fbSSheetal Tigadoli 			     (rvbar >> 16) & 0xFFFF);
333*9a40c0fbSSheetal Tigadoli 		mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA0_HI,
334*9a40c0fbSSheetal Tigadoli 			     (rvbar >> 32) & 0xFFFF);
335*9a40c0fbSSheetal Tigadoli 	}
336*9a40c0fbSSheetal Tigadoli 
337*9a40c0fbSSheetal Tigadoli 	/* Tell debug logic which processor is up */
338*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_SUBSYSTEM_CONFIG_0,
339*9a40c0fbSSheetal Tigadoli 		       (coreid ?
340*9a40c0fbSSheetal Tigadoli 		       (2 << A72_CRM_SUBSYSTEM_CONFIG_0__DBGPWRDUP_CFG_SHIFT) :
341*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SUBSYSTEM_CONFIG_0__DBGPWRDUP_CFG_SHIFT)));
342*9a40c0fbSSheetal Tigadoli 
343*9a40c0fbSSheetal Tigadoli 	/* releasing soft resets for IHOST core */
344*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0,
345*9a40c0fbSSheetal Tigadoli 		       (coreid ?
346*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__COREPOR1_SOFTRESETN) :
347*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_0__COREPOR0_SOFTRESETN)));
348*9a40c0fbSSheetal Tigadoli 
349*9a40c0fbSSheetal Tigadoli 	mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_1,
350*9a40c0fbSSheetal Tigadoli 		       (coreid ?
351*9a40c0fbSSheetal Tigadoli 		       ((1 << A72_CRM_SOFTRESETN_1__CORE1_SOFTRESETN) |
352*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_1__DEBUG1_SOFTRESETN)) :
353*9a40c0fbSSheetal Tigadoli 		       ((1 << A72_CRM_SOFTRESETN_1__CORE0_SOFTRESETN) |
354*9a40c0fbSSheetal Tigadoli 		       (1 << A72_CRM_SOFTRESETN_1__DEBUG0_SOFTRESETN))));
355*9a40c0fbSSheetal Tigadoli }
356