1618f0feeSVikram Kanigiri /* 223411d2cSSummer Qin * Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved. 3618f0feeSVikram Kanigiri * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5618f0feeSVikram Kanigiri */ 6618f0feeSVikram Kanigiri 7618f0feeSVikram Kanigiri #include <assert.h> 8*09d40e0eSAntonio Nino Diaz 9618f0feeSVikram Kanigiri #include <platform_def.h> 10*09d40e0eSAntonio Nino Diaz 11*09d40e0eSAntonio Nino Diaz #include <common/debug.h> 12*09d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc_dmc500.h> 13*09d40e0eSAntonio Nino Diaz 14*09d40e0eSAntonio Nino Diaz #include <arm_def.h> 15*09d40e0eSAntonio Nino Diaz #include <plat_arm.h> 16618f0feeSVikram Kanigiri 17618f0feeSVikram Kanigiri /******************************************************************************* 18618f0feeSVikram Kanigiri * Initialize the DMC500-TrustZone Controller for ARM standard platforms. 19618f0feeSVikram Kanigiri * When booting an EL3 payload, this is simplified: we configure region 0 with 20618f0feeSVikram Kanigiri * secure access only and do not enable any other region. 21618f0feeSVikram Kanigiri ******************************************************************************/ 2223411d2cSSummer Qin void arm_tzc_dmc500_setup(tzc_dmc500_driver_data_t *plat_driver_data, 2323411d2cSSummer Qin const arm_tzc_regions_info_t *tzc_regions) 24618f0feeSVikram Kanigiri { 2523411d2cSSummer Qin #ifndef EL3_PAYLOAD_BASE 26af6491f8SAntonio Nino Diaz unsigned int region_index = 1U; 2723411d2cSSummer Qin const arm_tzc_regions_info_t *p; 2823411d2cSSummer Qin const arm_tzc_regions_info_t init_tzc_regions[] = { 2923411d2cSSummer Qin ARM_TZC_REGIONS_DEF, 3023411d2cSSummer Qin {0} 3123411d2cSSummer Qin }; 3223411d2cSSummer Qin #endif 3323411d2cSSummer Qin 34618f0feeSVikram Kanigiri assert(plat_driver_data); 35618f0feeSVikram Kanigiri 36618f0feeSVikram Kanigiri INFO("Configuring DMC-500 TZ Settings\n"); 37618f0feeSVikram Kanigiri 38618f0feeSVikram Kanigiri tzc_dmc500_driver_init(plat_driver_data); 39618f0feeSVikram Kanigiri 40618f0feeSVikram Kanigiri #ifndef EL3_PAYLOAD_BASE 4123411d2cSSummer Qin if (tzc_regions == NULL) 4223411d2cSSummer Qin p = init_tzc_regions; 4323411d2cSSummer Qin else 4423411d2cSSummer Qin p = tzc_regions; 4523411d2cSSummer Qin 46618f0feeSVikram Kanigiri /* Region 0 set to no access by default */ 47618f0feeSVikram Kanigiri tzc_dmc500_configure_region0(TZC_REGION_S_NONE, 0); 48618f0feeSVikram Kanigiri 4923411d2cSSummer Qin /* Rest Regions set according to tzc_regions array */ 5023411d2cSSummer Qin for (; p->base != 0ULL; p++) { 5123411d2cSSummer Qin tzc_dmc500_configure_region(region_index, p->base, p->end, 5223411d2cSSummer Qin p->sec_attr, p->nsaid_permissions); 5323411d2cSSummer Qin region_index++; 5423411d2cSSummer Qin } 55618f0feeSVikram Kanigiri 56af6491f8SAntonio Nino Diaz INFO("Total %u regions set.\n", region_index); 57618f0feeSVikram Kanigiri 58618f0feeSVikram Kanigiri #else 59618f0feeSVikram Kanigiri /* Allow secure access only to DRAM for EL3 payloads */ 60618f0feeSVikram Kanigiri tzc_dmc500_configure_region0(TZC_REGION_S_RDWR, 0); 61618f0feeSVikram Kanigiri #endif 62618f0feeSVikram Kanigiri /* 63618f0feeSVikram Kanigiri * Raise an exception if a NS device tries to access secure memory 64618f0feeSVikram Kanigiri * TODO: Add interrupt handling support. 65618f0feeSVikram Kanigiri */ 66618f0feeSVikram Kanigiri tzc_dmc500_set_action(TZC_ACTION_RV_LOWERR); 67618f0feeSVikram Kanigiri 68618f0feeSVikram Kanigiri /* 69618f0feeSVikram Kanigiri * Flush the configuration settings to have an affect. Validate 70618f0feeSVikram Kanigiri * flush by checking FILTER_EN is set on region 1 attributes 71618f0feeSVikram Kanigiri * register. 72618f0feeSVikram Kanigiri */ 73618f0feeSVikram Kanigiri tzc_dmc500_config_complete(); 74618f0feeSVikram Kanigiri 75618f0feeSVikram Kanigiri /* 76618f0feeSVikram Kanigiri * Wait for the flush to complete. 77618f0feeSVikram Kanigiri * TODO: Have a timeout for this loop 78618f0feeSVikram Kanigiri */ 79618f0feeSVikram Kanigiri while (tzc_dmc500_verify_complete()) 80618f0feeSVikram Kanigiri ; 81618f0feeSVikram Kanigiri } 82